亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xsac97ctrl.c

?? 嵌入式系統關于串口傳輸、觸摸屏、定時器、控制器、中斷處理、音頻控制等實驗代碼
?? C
?? 第 1 頁 / 共 4 頁
字號:
/******************************************************************************
**
**  COPYRIGHT (C) 2000, 2001 Intel Corporation.
**
**  This software as well as the software described in it is furnished under 
**  license and may only be used or copied in accordance with the terms of the 
**  license. The information in this file is furnished for informational use 
**  only, is subject to change without notice, and should not be construed as 
**  a commitment by Intel Corporation. Intel Corporation assumes no 
**  responsibility or liability for any errors or inaccuracies that may appear 
**  in this document or any software that may be provided in association with 
**  this document.    
**  Except as permitted by such license, no part of this document may be 
**  reproduced, stored in a retrieval system, or transmitted in any form or by 
**  any means without the express written consent of Intel Corporation. 
**
**  FILENAME:       XsAc97Ctrl.c
**
**  PURPOSE:        Driver for the main processor's on-board AC'97 Controller
**                  device.  Includes initialization, API and support
**                  functions.  Corresponds to DM_AC97ControllerUnit_LLD.doc.
**
**  Valid for    :  Subset of AC '97 Rev 2.1
**
**  Valid for    :  Cotulla processor
**
**  EAS VERSION  :  2.1
**
**  $Modtime: 6/28/01 9:18a $ 
******************************************************************************/

#define _DEFINING_XSAC97CTRL

#include "string.h"
#include "systypes.h"
#include "errors.h"
#include "XsIntCtrlApi.h"
#include "Ac97MixerRegsApi.h"
#include "XsAc97CtrlApi.h"
#include "XsAc97Ctrl.h"
#include "xsClkMgr.h"

#define DM_WaitMs Util_DelayMs
#define DM_WaitUs Util_DelayUs
#include "UtilFunc.h"
#include "XsUartDrv.h"

/*
*******************************************************************************
   Functions in standard driver API of main processor on-board AC'97 Controller
*******************************************************************************
*/

UINT32 Ac97CheckRegId (AC97MixerRegisterIdT registerIdToCheck)
{
    UINT32 status = ERR_NONE;

    // Register must be in range and also even.  No odd registers supported
    //  by the spec.

    if ( (registerIdToCheck < 0 ) || 
         (registerIdToCheck > AC97_MR_MAX)|| 
         (registerIdToCheck & 1) )
    {
        status = ERR_T_ILLPARAM;
    }
    return (status);
    
} // Ac97CheckRegId ()


/*
*******************************************************************************
*
* FUNCTION:         XsAc97CtrlSWInit
*
* DESCRIPTION:      Init context structure and private table.
*
* INPUT PARAMETERS: None
*
* RETURNS:          None
*
* GLOBAL EFFECTS:   None
*
* ASSUMPTIONS:      
*
* CALLS:            XsAc97CtrlSetStatusEntry
*
* CALLED BY:        
*
* PROTOTYPE:        void XsAc97CtrlSWInit (void);
*
*******************************************************************************
*/

void XsAc97CtrlSWInit (void)
{

    // Zero AC'97 Controller context structure
    memset (&XsAc97CtrlContext, 0, sizeof(XsAc97CtrlContext));

    //
    // Initialize the status indicators table, which also serves as the
    //   registered interrupt (callback) processing table
    // All interrupt types set to disabled, with no registered handler or param
    //

    // CODEC GPI Status Change
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_GSCI], 
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_GIE_SH,             // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_GSCI_SH,            // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_GSCI_SH);           // clearBitShift

    // MODEM In
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_MDM_IN],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->MICR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_MIINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->MISR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // MODEM Out
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_MDM_OUT],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->MOCR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_MOINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->MOSR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // PCM In
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCM_IN],
        TRUE,                               // intIsSupported
        &XsAc97CtrlRegsP->PICR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_PIINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->PISR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // PCM Out
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCM_OUT],
        TRUE,                               // intIsSupported
        &XsAc97CtrlRegsP->POCR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_POINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->POSR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // Mic In
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_MIC_IN],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->MCCR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_MINT_SH,            // reportBitShiftGsr
        &XsAc97CtrlRegsP->MCSR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // Primary CODEC Ready
    // Difficult to support via interrupt; special handling would be required
    //  in the ISR and in other parts of the code because the indication for  
    //  this normal status cannot be cleared and the interrupt is level
    //  triggered, not edge (event) triggered.
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCRDY],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_PCRDY_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_PCRDY_SH,           // reportBitShiftGsr
        NULL,                               // clearRegisterP: Can't clear
        0 );                                // clearBitShift:  Can't clear

    // Secondary CODEC Ready
    // Difficult to support via interrupt; special handling would be required
    //  in the ISR and in other parts of the code because the indication for  
    //  this normal status cannot be cleared and the interrupt is level
    //  triggered, not edge (event) triggered.
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SCRDY],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_SCRDY_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SCRDY_SH,           // reportBitShiftGsr
        NULL,                               // clearRegisterP: Can't clear
        0 );                                // clearBitShift:  Can't clear

    // Primary Resume
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCRSM],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_PCRSM_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr,
        XS_AC97CTRL_GSR_PCRSM_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_PCRSM_SH );         // clearBitShift

    // Secondary Resume
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SCRSM],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_SCRSM_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr,
        XS_AC97CTRL_GSR_SCRSM_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_SCRSM_SH );         // clearBitShift

    // Bits1..3 of Slot 12
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SLT12_B1_3],
        FALSE,                              // intIsSupported:  No interrupt
        NULL,                               // enableRegisterP: No interrupt
        0,                                  // enableBitShift:  No interrupt
        7u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SCRSM_SH,           // reportBitShiftGsr
        NULL,                               // clearRegisterP: Can't clear
        0 );                                // clearBitShift:  Can't clear

    // Read Completion Status (error)
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_RCS_ERR],
        FALSE,                              // intIsSupported:  No interrupt
        NULL,                               // enableRegisterP: No interrupt
        0,                                  // enableBitShift:  No interrupt
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SCRSM_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_SCRSM_SH );         // clearBitShift

    // Status Done
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SDONE],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_SDONE_IE_SH,        // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SDONE_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_SDONE_SH );         // clearBitShift

    // Command Done
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_CDONE],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_CDONE_IE_SH,        // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_CDONE_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_CDONE_SH );         // clearBitShift

    //
    // End Initialize registered interrupt processing table
    //

} // End XsAc97CtrlSWInit ()


/*
*******************************************************************************
*
* FUNCTION:         XsAc97CtrlHWSetup
*
* DESCRIPTION:      Register the AC'97 Controller interrupt handling  
*                     subroutine with the Interrupt Controller driver module.
*                   Enable AC'97 Controller device clock.
*                   Perform a cold reset of the AC'97 controller and codec(s).
*                   Enable AC'97 Controller interrupts at the Int Controller.
*                   Note: Does not enable any interrupt types within the 
*                     ACUNIT, so no interrupts should occur at this point.
*
* INPUT PARAMETERS: None
*
* RETURNS:   
*       Success:    0 (ERR_NONE)
*       Failure:    ERR_T_SW_INTERNAL: Internal SW error in this module or a
*                                      subroutine.  For details, examine the 
*                                      error history.
*                   ERR_T_NOBITSET: Clock manager failed to enable ACUNIT clock
*                   ERR_T_TIMEOUT:  Took too long for at least one codec to 
*                                   respond as ready, after cold reset.
*
* GLOBAL EFFECTS:   Error logged before return.
*
* ASSUMPTIONS:      - No other systems, such as debuggers, are using the 
*                     AC '97 Controller or codecs, or the AC Link.
*                   - The software system will be unharmed by a cold reset of 
*                     the entire AC '97 subsystem and any associated devices.
*
* CALLS:            
*
* CALLED BY:        
*
* PROTOTYPE:        UINT32 XsAc97CtrlHWSetup (void);
*
*******************************************************************************
*/

UINT32 XsAc97CtrlHWSetup(void)
{ 
    UINT32 status;













    status = xsCMEnableClock (AC97_CE);


    if (!status)
    {
        // Perform the cold reset.
        // Also enables the codec(s), control unit and the control unit's FIFOs
        status = XsAc97CtrlColdReset ();

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区二区高清| 欧美一区二区三区小说| 国产精品家庭影院| www.av亚洲| 亚洲激情在线播放| 91精品一区二区三区在线观看| 日韩福利视频导航| 精品国产乱码久久久久久夜甘婷婷| 久久99精品久久只有精品| 久久久www免费人成精品| 成人久久视频在线观看| 亚洲最大成人综合| 欧美一二三四区在线| 福利电影一区二区| 亚洲免费在线播放| 日韩欧美一区在线观看| 风间由美一区二区三区在线观看| 亚洲欧洲综合另类| 欧美sm美女调教| 成人综合在线视频| 视频在线观看91| xf在线a精品一区二区视频网站| 国产成人av影院| 亚洲高清免费视频| 国产视频亚洲色图| 欧美亚洲综合色| 国产一二精品视频| 日本道色综合久久| 久久精品国产免费| 亚洲欧美日韩国产综合在线| 欧美精品1区2区3区| 成人性视频免费网站| 亚洲成人精品一区| 国产精品第四页| 欧美成人bangbros| 欧美亚洲国产一区二区三区va | 一区二区三区四区国产精品| 日韩免费观看高清完整版| 91视频在线观看| 国产乱理伦片在线观看夜一区| 亚洲免费在线播放| 久久久久久亚洲综合影院红桃| 欧美视频中文字幕| 成人免费高清视频在线观看| 免费观看在线综合色| 亚洲三级电影网站| 中文字幕av一区 二区| 日韩欧美中文字幕一区| 日本韩国一区二区三区视频| 国产成人av电影在线观看| 日韩精品欧美精品| 欧美激情在线看| 亚洲精品视频在线| 精品99999| 中文字幕在线观看一区二区| 国产乱子伦视频一区二区三区| 91色在线porny| 国产福利不卡视频| 国内精品第一页| 日韩av不卡一区二区| 亚洲第一成人在线| 一区二区三区中文字幕在线观看| 国产精品欧美精品| 日本一区二区三区高清不卡| 精品国产乱码久久久久久浪潮| 欧美一区二区在线不卡| 欧美疯狂做受xxxx富婆| 欧美视频在线一区| 欧美视频在线观看一区二区| 91国偷自产一区二区开放时间| 97久久精品人人做人人爽50路| 国产91精品免费| 丰满放荡岳乱妇91ww| 国产成人在线观看| 成人三级在线视频| 不卡av在线免费观看| 92精品国产成人观看免费| 91在线免费播放| 91福利在线播放| 在线观看成人小视频| 欧美亚洲日本一区| 欧美日韩成人综合在线一区二区| 精品视频在线免费观看| 欧美日韩日日骚| 日韩欧美国产一区二区三区| 26uuu国产电影一区二区| 国产亚洲成aⅴ人片在线观看 | 欧美一级一级性生活免费录像| 欧美日韩精品一区二区| 欧美一区二区黄色| 久久久久九九视频| 综合激情成人伊人| 亚洲成人黄色影院| 精品夜夜嗨av一区二区三区| 国产高清一区日本| 91女厕偷拍女厕偷拍高清| 日本韩国精品在线| 欧美精品777| 久久久国产精华| 亚洲嫩草精品久久| 日韩成人午夜精品| 丁香婷婷综合五月| 欧美日韩精品一区二区三区蜜桃 | 这里只有精品免费| 久久久久久久久免费| 中文字幕在线观看一区二区| 亚洲一区二区三区爽爽爽爽爽 | 亚洲妇熟xx妇色黄| 国内精品第一页| 欧美综合欧美视频| 久久色在线视频| 一区二区三区在线免费观看| 奇米一区二区三区| 99久久精品国产麻豆演员表| 7777精品伊人久久久大香线蕉超级流畅 | 午夜精品久久久久久不卡8050| 久草中文综合在线| 色综合网站在线| 欧美电影精品一区二区| 亚洲欧洲日产国产综合网| 蜜桃av一区二区三区| 91香蕉视频mp4| 久久一区二区视频| 亚洲电影在线播放| 成人a免费在线看| 欧美大片在线观看一区| 一区二区在线看| 国产高清不卡二三区| 日韩一卡二卡三卡四卡| 亚洲欧洲国产日韩| 国产综合久久久久久鬼色| 欧美日韩视频不卡| 亚洲精品菠萝久久久久久久| 成人中文字幕电影| 高清不卡一区二区在线| 欧美体内she精高潮| 国产精品欧美一区喷水| 蜜桃av噜噜一区| 911国产精品| 亚洲精品伦理在线| a4yy欧美一区二区三区| 亚洲午夜激情网站| 国产一区二区不卡在线| 综合电影一区二区三区| 91美女在线观看| 欧美肥胖老妇做爰| 亚洲欧洲无码一区二区三区| 韩国av一区二区三区在线观看| 欧美喷潮久久久xxxxx| 亚洲精品乱码久久久久| 菠萝蜜视频在线观看一区| 国产日韩欧美综合在线| 极品美女销魂一区二区三区免费| 91精品国产一区二区| 五月天精品一区二区三区| 欧美日韩中文国产| 一区二区三区加勒比av| 色婷婷综合久久久久中文一区二区 | 亚洲欧美日韩系列| av福利精品导航| 国产精品免费网站在线观看| 国产iv一区二区三区| 国产亚洲精品资源在线26u| 九九精品一区二区| xnxx国产精品| 国产精品综合二区| 久久精品一区蜜桃臀影院| 国产成人亚洲综合a∨婷婷| 久久只精品国产| 国产精品一区在线观看你懂的| 精品国产露脸精彩对白| 国产精品一区一区| 国产欧美日韩亚州综合| 99久久久免费精品国产一区二区| 国产精品视频线看| www.欧美色图| 亚洲一区二区三区四区中文字幕| 欧美日韩精品久久久| 欧美aaaaaa午夜精品| 久久久久久免费网| 99国产欧美久久久精品| 一区二区在线观看免费视频播放| 在线国产亚洲欧美| 日韩高清在线电影| 久久伊人蜜桃av一区二区| 成人听书哪个软件好| 一区二区高清在线| 欧美一区二区黄色| 国产精品主播直播| 18成人在线观看| 777精品伊人久久久久大香线蕉| 激情综合网激情| 中文字幕综合网| 69精品人人人人| 国产福利一区二区| 亚洲综合男人的天堂| 欧美电影免费观看高清完整版在线 | 在线一区二区三区四区五区| 亚洲高清在线视频| 精品国产自在久精品国产|