亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? xsac97ctrl.c

?? 嵌入式系統(tǒng)關(guān)于串口傳輸、觸摸屏、定時器、控制器、中斷處理、音頻控制等實驗代碼
?? C
?? 第 1 頁 / 共 4 頁
字號:
/******************************************************************************
**
**  COPYRIGHT (C) 2000, 2001 Intel Corporation.
**
**  This software as well as the software described in it is furnished under 
**  license and may only be used or copied in accordance with the terms of the 
**  license. The information in this file is furnished for informational use 
**  only, is subject to change without notice, and should not be construed as 
**  a commitment by Intel Corporation. Intel Corporation assumes no 
**  responsibility or liability for any errors or inaccuracies that may appear 
**  in this document or any software that may be provided in association with 
**  this document.    
**  Except as permitted by such license, no part of this document may be 
**  reproduced, stored in a retrieval system, or transmitted in any form or by 
**  any means without the express written consent of Intel Corporation. 
**
**  FILENAME:       XsAc97Ctrl.c
**
**  PURPOSE:        Driver for the main processor's on-board AC'97 Controller
**                  device.  Includes initialization, API and support
**                  functions.  Corresponds to DM_AC97ControllerUnit_LLD.doc.
**
**  Valid for    :  Subset of AC '97 Rev 2.1
**
**  Valid for    :  Cotulla processor
**
**  EAS VERSION  :  2.1
**
**  $Modtime: 6/28/01 9:18a $ 
******************************************************************************/

#define _DEFINING_XSAC97CTRL

#include "string.h"
#include "systypes.h"
#include "errors.h"
#include "XsIntCtrlApi.h"
#include "Ac97MixerRegsApi.h"
#include "XsAc97CtrlApi.h"
#include "XsAc97Ctrl.h"
#include "xsClkMgr.h"

#define DM_WaitMs Util_DelayMs
#define DM_WaitUs Util_DelayUs
#include "UtilFunc.h"
#include "XsUartDrv.h"

/*
*******************************************************************************
   Functions in standard driver API of main processor on-board AC'97 Controller
*******************************************************************************
*/

UINT32 Ac97CheckRegId (AC97MixerRegisterIdT registerIdToCheck)
{
    UINT32 status = ERR_NONE;

    // Register must be in range and also even.  No odd registers supported
    //  by the spec.

    if ( (registerIdToCheck < 0 ) || 
         (registerIdToCheck > AC97_MR_MAX)|| 
         (registerIdToCheck & 1) )
    {
        status = ERR_T_ILLPARAM;
    }
    return (status);
    
} // Ac97CheckRegId ()


/*
*******************************************************************************
*
* FUNCTION:         XsAc97CtrlSWInit
*
* DESCRIPTION:      Init context structure and private table.
*
* INPUT PARAMETERS: None
*
* RETURNS:          None
*
* GLOBAL EFFECTS:   None
*
* ASSUMPTIONS:      
*
* CALLS:            XsAc97CtrlSetStatusEntry
*
* CALLED BY:        
*
* PROTOTYPE:        void XsAc97CtrlSWInit (void);
*
*******************************************************************************
*/

void XsAc97CtrlSWInit (void)
{

    // Zero AC'97 Controller context structure
    memset (&XsAc97CtrlContext, 0, sizeof(XsAc97CtrlContext));

    //
    // Initialize the status indicators table, which also serves as the
    //   registered interrupt (callback) processing table
    // All interrupt types set to disabled, with no registered handler or param
    //

    // CODEC GPI Status Change
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_GSCI], 
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_GIE_SH,             // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_GSCI_SH,            // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_GSCI_SH);           // clearBitShift

    // MODEM In
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_MDM_IN],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->MICR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_MIINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->MISR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // MODEM Out
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_MDM_OUT],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->MOCR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_MOINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->MOSR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // PCM In
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCM_IN],
        TRUE,                               // intIsSupported
        &XsAc97CtrlRegsP->PICR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_PIINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->PISR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // PCM Out
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCM_OUT],
        TRUE,                               // intIsSupported
        &XsAc97CtrlRegsP->POCR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_POINT_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->POSR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // Mic In
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_MIC_IN],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->MCCR,             // enableRegisterP
        XS_AC97CTRL_FIFO_ERR_CTRL_SHFT,     // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_MINT_SH,            // reportBitShiftGsr
        &XsAc97CtrlRegsP->MCSR,             // clearRegisterP
        XS_AC97CTRL_FIFO_ERR_STAT_SHFT);    // clearBitShift

    // Primary CODEC Ready
    // Difficult to support via interrupt; special handling would be required
    //  in the ISR and in other parts of the code because the indication for  
    //  this normal status cannot be cleared and the interrupt is level
    //  triggered, not edge (event) triggered.
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCRDY],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_PCRDY_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_PCRDY_SH,           // reportBitShiftGsr
        NULL,                               // clearRegisterP: Can't clear
        0 );                                // clearBitShift:  Can't clear

    // Secondary CODEC Ready
    // Difficult to support via interrupt; special handling would be required
    //  in the ISR and in other parts of the code because the indication for  
    //  this normal status cannot be cleared and the interrupt is level
    //  triggered, not edge (event) triggered.
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SCRDY],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_SCRDY_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SCRDY_SH,           // reportBitShiftGsr
        NULL,                               // clearRegisterP: Can't clear
        0 );                                // clearBitShift:  Can't clear

    // Primary Resume
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_PCRSM],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_PCRSM_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr,
        XS_AC97CTRL_GSR_PCRSM_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_PCRSM_SH );         // clearBitShift

    // Secondary Resume
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SCRSM],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_SCRSM_IEN_SH,       // enableBitShift
        1u,                                 // reportBitMaskGsr,
        XS_AC97CTRL_GSR_SCRSM_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_SCRSM_SH );         // clearBitShift

    // Bits1..3 of Slot 12
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SLT12_B1_3],
        FALSE,                              // intIsSupported:  No interrupt
        NULL,                               // enableRegisterP: No interrupt
        0,                                  // enableBitShift:  No interrupt
        7u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SCRSM_SH,           // reportBitShiftGsr
        NULL,                               // clearRegisterP: Can't clear
        0 );                                // clearBitShift:  Can't clear

    // Read Completion Status (error)
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_RCS_ERR],
        FALSE,                              // intIsSupported:  No interrupt
        NULL,                               // enableRegisterP: No interrupt
        0,                                  // enableBitShift:  No interrupt
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SCRSM_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_SCRSM_SH );         // clearBitShift

    // Status Done
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_SDONE],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_SDONE_IE_SH,        // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_SDONE_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_SDONE_SH );         // clearBitShift

    // Command Done
    XsAc97CtrlSetStatusEntry (&XsAc97CtrlStatusTable [XS_AC97CTRL_STAT_CDONE],
        FALSE,                              // intIsSupported
        &XsAc97CtrlRegsP->GCR,              // enableRegisterP
        XS_AC97CTRL_GCR_CDONE_IE_SH,        // enableBitShift
        1u,                                 // reportBitMaskGsr
        XS_AC97CTRL_GSR_CDONE_SH,           // reportBitShiftGsr
        &XsAc97CtrlRegsP->GSR,              // clearRegisterP
        XS_AC97CTRL_GSR_CDONE_SH );         // clearBitShift

    //
    // End Initialize registered interrupt processing table
    //

} // End XsAc97CtrlSWInit ()


/*
*******************************************************************************
*
* FUNCTION:         XsAc97CtrlHWSetup
*
* DESCRIPTION:      Register the AC'97 Controller interrupt handling  
*                     subroutine with the Interrupt Controller driver module.
*                   Enable AC'97 Controller device clock.
*                   Perform a cold reset of the AC'97 controller and codec(s).
*                   Enable AC'97 Controller interrupts at the Int Controller.
*                   Note: Does not enable any interrupt types within the 
*                     ACUNIT, so no interrupts should occur at this point.
*
* INPUT PARAMETERS: None
*
* RETURNS:   
*       Success:    0 (ERR_NONE)
*       Failure:    ERR_T_SW_INTERNAL: Internal SW error in this module or a
*                                      subroutine.  For details, examine the 
*                                      error history.
*                   ERR_T_NOBITSET: Clock manager failed to enable ACUNIT clock
*                   ERR_T_TIMEOUT:  Took too long for at least one codec to 
*                                   respond as ready, after cold reset.
*
* GLOBAL EFFECTS:   Error logged before return.
*
* ASSUMPTIONS:      - No other systems, such as debuggers, are using the 
*                     AC '97 Controller or codecs, or the AC Link.
*                   - The software system will be unharmed by a cold reset of 
*                     the entire AC '97 subsystem and any associated devices.
*
* CALLS:            
*
* CALLED BY:        
*
* PROTOTYPE:        UINT32 XsAc97CtrlHWSetup (void);
*
*******************************************************************************
*/

UINT32 XsAc97CtrlHWSetup(void)
{ 
    UINT32 status;













    status = xsCMEnableClock (AC97_CE);


    if (!status)
    {
        // Perform the cold reset.
        // Also enables the codec(s), control unit and the control unit's FIFOs
        status = XsAc97CtrlColdReset ();

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品白丝jk黑袜喷水| 91官网在线免费观看| 26uuu亚洲| 久久精品国产网站| 日韩女优电影在线观看| 久久成人麻豆午夜电影| 国产日韩欧美一区二区三区综合| 波多野结衣精品在线| 日韩美女精品在线| 欧美少妇一区二区| 日本不卡一区二区| 久久人人爽人人爽| 成人福利视频在线| 亚洲成av人在线观看| 亚洲精品在线观看网站| jlzzjlzz亚洲女人18| 伊人开心综合网| 欧美一区二区三区视频在线| 国产精品99久久久久久久vr| 一区二区三区在线视频免费| 91精品国产欧美一区二区成人| 精品综合久久久久久8888| 亚洲国产精品二十页| 色美美综合视频| 日本三级亚洲精品| 国产精品色婷婷| 欧美日韩亚洲综合在线 欧美亚洲特黄一级| 日韩—二三区免费观看av| 久久嫩草精品久久久精品一| 在线免费不卡电影| 国产一区三区三区| 亚洲国产欧美另类丝袜| 久久久久青草大香线综合精品| 91黄色激情网站| 黑人精品欧美一区二区蜜桃| 1区2区3区国产精品| 欧美一级高清片| a级精品国产片在线观看| 日韩高清一区在线| 中文字幕在线不卡一区二区三区| 777xxx欧美| 91农村精品一区二区在线| 国产在线播放一区| 香港成人在线视频| 久久天堂av综合合色蜜桃网| 欧洲国内综合视频| 成人一区二区三区| 国内精品伊人久久久久av影院| 伊人色综合久久天天| 久久九九久久九九| 欧美一区二区三区爱爱| 91麻豆swag| 高清免费成人av| 国内成人免费视频| 看电影不卡的网站| 午夜精品久久久久久| 亚洲精品视频免费看| 国产精品三级av| 亚洲精品一区二区三区影院| 91精品国产免费| 精品视频在线看| 日本韩国视频一区二区| youjizz国产精品| 风流少妇一区二区| 国产福利一区二区三区在线视频| 久久99热国产| 精品一区二区三区不卡 | 成人一区二区三区视频在线观看| 久久国产婷婷国产香蕉| 麻豆一区二区99久久久久| 免费在线看成人av| 免费成人深夜小野草| 免费观看成人av| 美女诱惑一区二区| 毛片av一区二区三区| 免费一级片91| 紧缚奴在线一区二区三区| 精品中文av资源站在线观看| 国内精品嫩模私拍在线| 激情综合五月天| 国产一区视频在线看| 高清不卡一二三区| 成人av在线播放网址| 99精品视频一区二区| 91蝌蚪porny| 欧美日韩中文国产| 日韩视频在线永久播放| 亚洲精品一区在线观看| 欧美国产视频在线| 亚洲同性gay激情无套| 亚洲永久精品大片| 日本强好片久久久久久aaa| 精品一区二区av| 国产不卡视频在线观看| 91蜜桃网址入口| 3atv一区二区三区| 久久精品欧美日韩| 亚洲人成亚洲人成在线观看图片 | 毛片不卡一区二区| 国产成人在线看| www.视频一区| 欧美三级视频在线播放| 日韩一区二区电影在线| 国产亚洲欧美日韩日本| 中文字幕字幕中文在线中不卡视频| 一区二区不卡在线播放| 毛片av一区二区三区| 成人黄色小视频| 欧美日韩精品一区二区三区 | 91精品国产综合久久久久久久久久| 日韩免费观看高清完整版| 久久精品男人天堂av| 亚洲一二三级电影| 国产老妇另类xxxxx| 日本久久精品电影| 精品国产伦一区二区三区观看体验| 国产情人综合久久777777| 亚洲小说春色综合另类电影| 国产在线播放一区二区三区| 在线一区二区三区四区五区| 精品理论电影在线观看| 亚洲乱码日产精品bd| 精品在线免费观看| 日本道在线观看一区二区| 久久久久99精品一区| 亚洲国产一区视频| 粉嫩蜜臀av国产精品网站| 欧美电影影音先锋| 亚洲欧美日韩综合aⅴ视频| 毛片基地黄久久久久久天堂| 91久久精品一区二区三| 久久久不卡影院| 日本欧美久久久久免费播放网| 不卡的av中国片| 精品1区2区在线观看| 日韩av网站免费在线| 在线国产亚洲欧美| 中文字幕亚洲一区二区va在线| 蜜桃av一区二区在线观看| 欧洲亚洲精品在线| 国产精品乱子久久久久| 国产又粗又猛又爽又黄91精品| 欧美日韩亚洲综合一区二区三区| 成人免费在线视频观看| 国产精品一区二区视频| 日韩片之四级片| 亚洲一区二区欧美日韩| 91香蕉视频在线| 中文幕一区二区三区久久蜜桃| 国产又粗又猛又爽又黄91精品| 欧美一级在线视频| 亚洲韩国一区二区三区| 色狠狠色噜噜噜综合网| 亚洲欧洲美洲综合色网| 成人一区二区三区中文字幕| 久久婷婷成人综合色| 国产一区不卡视频| 精品人伦一区二区色婷婷| 日本欧美一区二区三区| 51精品秘密在线观看| 亚洲h动漫在线| 欧美日韩视频在线一区二区| 亚洲一区二区三区视频在线| 91激情在线视频| 亚洲宅男天堂在线观看无病毒| 色综合一区二区三区| 亚洲视频在线一区| 一本大道综合伊人精品热热| 亚洲人成精品久久久久| 色婷婷综合久久| 亚洲午夜一区二区| 7777女厕盗摄久久久| 免费人成网站在线观看欧美高清| 欧美一区二区三区男人的天堂| 日韩在线一区二区三区| 日韩视频一区二区三区| 美女一区二区三区| 久久久久国产精品免费免费搜索| 盗摄精品av一区二区三区| 国产精品每日更新| 色偷偷久久一区二区三区| 亚洲国产精品一区二区久久恐怖片| 欧美色手机在线观看| 蜜臀av国产精品久久久久| 久久综合久久综合亚洲| av爱爱亚洲一区| 亚洲国产成人91porn| 精品少妇一区二区三区| 国产不卡视频一区二区三区| 国产精品久久免费看| 在线视频你懂得一区| 日韩激情一二三区| 久久久久久**毛片大全| 色综合一个色综合| 美女高潮久久久| 日本一区二区成人在线| 欧美日韩亚洲丝袜制服| 国产一区二区三区最好精华液| 国产精品久久久久aaaa樱花| 欧美三级视频在线播放|