亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? duanxuan.rpt

?? 出租車計費器,VHDL實現
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information                    f:\zztt\vhdl\designtaxi_25\duanxuan.rpt

MAX+plus II Compiler Report File
Version 9.3 7/23/1999
Compiled: 05/25/2005 16:35:45

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DUANXUAN


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

duanxuan  EPF10K10LC84-3   43     7      0    0         0  %    115      19 %

User Pins:                 43     7      0  



Device-Specific Information:           f:\zztt\vhdl\designtaxi_25\duanxuan.rpt
duanxuan

***** Logic for device 'duanxuan' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f



Device-Specific Information:           f:\zztt\vhdl\designtaxi_25\duanxuan.rpt
duanxuan

** ERROR SUMMARY **

Info: Chip 'duanxuan' in device 'EPF10K10LC84-3' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
                                                                         ^     
                                                                         C     
                                        R                 R     R        O     
                                        E  s              E     E        N     
                                     V  S  t           G  S     S        F     
                f     f              C  E  r     s     N  E     E        _  ^  
                a  s  a  m  s  s  m  C  R  p  s  t  s  D  R  s  R  s  #  D  n  
                r  e  r  i  e  e  i  I  V  r  e  a  e  I  V  e  V  e  T  O  C  
                e  c  e  n  c  c  n  N  E  i  c  r  c  N  E  g  E  g  C  N  E  
                2  2  1  7  1  3  6  T  D  1  7  t  0  T  D  2  D  4  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | wei80 
      ^nCE | 14                                                              72 | wei81 
      #TDI | 15                                                              71 | wei82 
     wei85 | 16                                                              70 | wei83 
     wei86 | 17                                                              69 | wei84 
     wei87 | 18                                                              68 | GNDINT 
      seg6 | 19                                                              67 | sec5 
    VCCINT | 20                                                              66 | sec4 
      min3 | 21                                                              65 | min5 
      min1 | 22                        EPF10K10LC84-3                        64 | min4 
      min0 | 23                                                              63 | VCCINT 
     fare6 | 24                                                              62 | strpri2 
     fare4 | 25                                                              61 | strpri3 
    GNDINT | 26                                                              60 | strpri5 
   unipri1 | 27                                                              59 | strpri6 
   strpri4 | 28                                                              58 | strpri7 
   unipri0 | 29                                                              57 | #TMS 
      seg5 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | seg3 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  m  f  f  R  f  V  G  s  s  f  V  G  s  R  R  R  s  R  R  
                C  n  i  a  a  E  a  C  N  e  t  a  C  N  e  E  E  E  e  E  E  
                C  C  n  r  r  S  r  C  D  c  r  r  C  D  g  S  S  S  g  S  S  
                I  O  2  e  e  E  e  I  I  6  p  e  I  I  0  E  E  E  1  E  E  
                N  N     7  5  R  3  N  N     r  0  N  N     R  R  R     R  R  
                T  F           V     T  T     i     T  T     V  V  V     V  V  
                   I           E              0              E  E  E     E  E  
                   G           D                             D  D  D     D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:           f:\zztt\vhdl\designtaxi_25\duanxuan.rpt
duanxuan

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       7/ 8( 87%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      10/22( 45%)   
A2       5/ 8( 62%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2       8/22( 36%)   
A3       6/ 8( 75%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2       7/22( 31%)   
A4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A6       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A8       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A9       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A10      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
A11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A13      7/ 8( 87%)   5/ 8( 62%)   0/ 8(  0%)    0/2    0/2       9/22( 40%)   
A14      4/ 8( 50%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2       6/22( 27%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
B4       7/ 8( 87%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      15/22( 68%)   
B6       6/ 8( 75%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      14/22( 63%)   
B10      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2      15/22( 68%)   
B11      7/ 8( 87%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2      17/22( 77%)   
B12      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B16      7/ 8( 87%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      15/22( 68%)   
B18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C5       7/ 8( 87%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      12/22( 54%)   
C6       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C7       8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      15/22( 68%)   
C8       3/ 8( 37%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       9/22( 40%)   
C9       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
C10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
C11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C12      6/ 8( 75%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      15/22( 68%)   
C15      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2      12/22( 54%)   
C19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            44/53     ( 83%)
Total logic cells used:                        115/576    ( 19%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.59/4    ( 89%)
Total fan-in:                                 413/2304    ( 17%)

Total input pins required:                      43
Total input I/O cell registers required:         0
Total output pins required:                      7
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    115
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        50/ 576   (  8%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      7   5   6   1   0   1   1   1   1   4   1   1   0   7   4   0   0   1   0   0   0   0   0   0   0     41/0  
 B:      0   0   0   7   0   6   0   0   0   8   7   1   0   0   0   0   7   0   1   0   0   0   0   0   0     37/0  
 C:      0   0   0   0   7   1   8   3   1   1   1   6   0   0   0   8   0   0   0   1   0   0   0   0   0     37/0  

Total:   7   5   6   8   7   8   9   4   2  13   9   8   0   7   4   8   7   1   1   1   0   0   0   0   0    115/0  



Device-Specific Information:           f:\zztt\vhdl\designtaxi_25\duanxuan.rpt
duanxuan

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  44      -     -    -    --      INPUT                0    0    0    2  fare0
   9      -     -    -    02      INPUT                0    0    0    2  fare1
  11      -     -    -    01      INPUT                0    0    0    2  fare2
  39      -     -    -    11      INPUT                0    0    0    1  fare3
  25      -     -    B    --      INPUT                0    0    0    2  fare4
  37      -     -    -    09      INPUT                0    0    0    2  fare5
  24      -     -    B    --      INPUT                0    0    0    2  fare6
  36      -     -    -    07      INPUT                0    0    0    1  fare7
  23      -     -    B    --      INPUT                0    0    0    2  min0
  22      -     -    B    --      INPUT                0    0    0    2  min1
  35      -     -    -    06      INPUT                0    0    0    2  min2
  21      -     -    B    --      INPUT                0    0    0    2  min3
  64      -     -    B    --      INPUT                0    0    0    2  min4
  65      -     -    B    --      INPUT                0    0    0    2  min5
   5      -     -    -    05      INPUT                0    0    0    2  min6
   8      -     -    -    03      INPUT                0    0    0    1  min7
  83      -     -    -    13      INPUT                0    0    0    1  sec0
   7      -     -    -    03      INPUT                0    0    0    2  sec1
  10      -     -    -    01      INPUT                0    0    0    2  sec2
   6      -     -    -    04      INPUT                0    0    0    2  sec3
  66      -     -    B    --      INPUT                0    0    0    2  sec4
  67      -     -    B    --      INPUT                0    0    0    2  sec5
  42      -     -    -    --      INPUT                0    0    0    2  sec6
   1      -     -    -    --      INPUT                0    0    0    2  sec7
  84      -     -    -    --      INPUT                0    0    0   10  start
  43      -     -    -    --      INPUT                0    0    0    3  strpri0
   2      -     -    -    --      INPUT                0    0    0    4  strpri1
  62      -     -    C    --      INPUT                0    0    0    2  strpri2
  61      -     -    C    --      INPUT                0    0    0    2  strpri3
  28      -     -    C    --      INPUT                0    0    0    2  strpri4
  60      -     -    C    --      INPUT                0    0    0    2  strpri5
  59      -     -    C    --      INPUT                0    0    0    2  strpri6
  58      -     -    C    --      INPUT                0    0    0    2  strpri7
  29      -     -    C    --      INPUT                0    0    0    1  unipri0
  27      -     -    C    --      INPUT                0    0    0    2  unipri1
  73      -     -    A    --      INPUT                0    0    0    4  wei80
  72      -     -    A    --      INPUT                0    0    0    4  wei81
  71      -     -    A    --      INPUT                0    0    0    4  wei82
  70      -     -    A    --      INPUT                0    0    0    4  wei83
  69      -     -    A    --      INPUT                0    0    0    4  wei84
  16      -     -    A    --      INPUT                0    0    0    4  wei85
  17      -     -    A    --      INPUT                0    0    0    4  wei86
  18      -     -    A    --      INPUT                0    0    0    4  wei87


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:           f:\zztt\vhdl\designtaxi_25\duanxuan.rpt
duanxuan

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  47      -     -    -    14     OUTPUT                0    1    0    0  seg0
  51      -     -    -    18     OUTPUT                0    1    0    0  seg1
  80      -     -    -    23     OUTPUT                0    1    0    0  seg2
  54      -     -    -    21     OUTPUT                0    1    0    0  seg3
  78      -     -    -    24     OUTPUT                0    1    0    0  seg4
  30      -     -    C    --     OUTPUT                0    1    0    0  seg5
  19      -     -    A    --     OUTPUT                0    1    0    0  seg6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:           f:\zztt\vhdl\designtaxi_25\duanxuan.rpt
duanxuan

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    A    17       AND2    s           3    0    0    3  ~302~1
   -      3     -    A    14       AND2    s           2    1    0    3  ~302~2
   -      6     -    A    14        OR2        !       3    1    0    7  :302
   -      1     -    A    14       AND2                3    1    0   12  :322
   -      6     -    C    05        OR2        !       1    1    0    3  :326
   -      1     -    C    11        OR2        !       0    2    0    3  :327
   -      2     -    A    13       AND2                2    2    0   17  :342
   -      3     -    C    05        OR2        !       1    1    0    1  :346
   -      4     -    C    05        OR2        !       0    3    0    1  :347
   -      2     -    A    14       AND2                3    1    0   11  :362
   -      5     -    A    13        OR2        !       2    2    0   12  :382
   -      3     -    A    13        OR2        !       3    1    0    8  :402
   -      7     -    A    13       AND2                3    1    0    9  :422
   -      1     -    A    13       AND2    s   !       3    0    0    3  ~442~1
   -      4     -    A    13        OR2    s           2    1    0    3  ~442~2
   -      6     -    A    13       AND2                3    1    0   11  :442
   -      2     -    C    07       AND2    s           0    2    0    3  ~445~1
   -      3     -    C    07       AND2    s           0    2    0    2  ~445~2
   -      5     -    C    05       AND2        !       0    4    0    1  :445
   -      2     -    C    08        OR2                1    2    0    1  :454
   -      3     -    C    08        OR2                1    3    0    1  :466
   -      7     -    C    07        OR2                2    2    0    1  :481
   -      8     -    C    07        OR2                1    3    0    2  :487
   -      4     -    C    07        OR2                0    3    0    1  :499
   -      7     -    C    15       AND2        !       1    1    0    2  :505
   -      8     -    C    15        OR2        !       1    2    0    1  :508
   -      1     -    C    15        OR2        !       1    3    0    1  :519
   -      7     -    B    16        OR2        !       0    4    0    1  :523
   -      6     -    B    06        OR2    s           2    2    0    1  ~825~1
   -      1     -    B    06        OR2        !       1    3    0    1  :845
   -      6     -    B    10        OR2        !       1    1    0    2  :866
   -      7     -    B    10        OR2        !       0    4    0    1  :885
   -      8     -    B    10        OR2        !       1    1    0    2  :906
   -      4     -    B    04        OR2        !       1    1    0    2  :926
   -      5     -    B    10        OR2        !       0    4    0    1  :927
   -      2     -    B    11        OR2    s           2    2    0    1  ~937~1
   -      7     -    B    11        OR2                1    3    0    1  :940
   -      6     -    B    11        OR2                1    3    0    1  :946
   -      5     -    B    11        OR2                1    2    0    1  :949
   -      3     -    B    11        OR2                1    2    0    1  :952
   -      5     -    B    06        OR2    s   !       2    2    0    1  ~964~1
   -      2     -    B    06        OR2                1    3    0    1  :967
   -      7     -    B    04        OR2                1    3    0    1  :973
   -      6     -    B    04        OR2                1    2    0    1  :976
   -      5     -    B    04        OR2                1    2    0    1  :979
   -      1     -    B    18       AND2        !       1    1    0    2  :985
   -      6     -    B    16        OR2        !       1    2    0    1  :988
   -      5     -    B    16        OR2        !       1    3    0    1  :994
   -      4     -    B    16        OR2        !       1    2    0    1  :997
   -      3     -    B    16        OR2        !       1    3    0    1  :1003

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美美女一区二区| 亚洲欧美日韩中文字幕一区二区三区| 久久综合99re88久久爱| 亚洲日本va午夜在线电影| 捆绑变态av一区二区三区| 色综合久久中文综合久久牛| 精品国产区一区| 亚洲国产综合色| av中文字幕不卡| 欧美变态tickling挠脚心| 亚洲一区二区三区四区中文字幕| 国产精品一区免费在线观看| 欧美一区二区三区在线看| 亚洲另类在线制服丝袜| 成年人网站91| 国产亚洲欧美一级| 国产最新精品精品你懂的| 91精品国产综合久久香蕉麻豆| 亚洲日韩欧美一区二区在线| 国产裸体歌舞团一区二区| 日韩免费在线观看| 天天爽夜夜爽夜夜爽精品视频| 色88888久久久久久影院按摩| 欧美国产成人精品| 国产真实乱对白精彩久久| 欧美三级资源在线| 亚洲一区二区三区免费视频| 色综合久久中文综合久久97| 亚洲视频精选在线| 在线视频中文字幕一区二区| 自拍偷拍亚洲欧美日韩| 不卡的电影网站| 国产精品妹子av| 波多野洁衣一区| 综合久久国产九一剧情麻豆| 成人app在线观看| 亚洲欧美偷拍卡通变态| 日本韩国精品在线| 亚洲综合视频在线观看| 欧美体内she精高潮| 亚洲一区二区在线视频| 欧美日本在线视频| 蜜桃av一区二区在线观看| 日韩三级高清在线| 国产自产视频一区二区三区| 亚洲国产成人自拍| eeuss鲁片一区二区三区| 亚洲色图色小说| 在线看日本不卡| 日韩精品视频网| 2024国产精品视频| 不卡的av中国片| 一区二区三区不卡视频| 欧美日韩精品免费| 精一区二区三区| 国产人久久人人人人爽| 色综合色狠狠天天综合色| 一区二区三区在线看| 欧美高清视频www夜色资源网| 久久精品免费观看| 亚洲欧洲一区二区在线播放| 91蝌蚪porny九色| 美女网站色91| 国产精品毛片高清在线完整版| 色伊人久久综合中文字幕| 日韩国产欧美三级| 中文字幕精品一区二区精品绿巨人 | 亚洲成av人**亚洲成av**| 日韩一级大片在线| 粉嫩蜜臀av国产精品网站| 亚洲精品国产品国语在线app| 在线播放中文一区| 福利电影一区二区三区| 亚洲国产日韩a在线播放性色| 精品乱人伦小说| 91天堂素人约啪| 精品一区二区久久| 亚洲免费av在线| 日韩欧美一级片| 91老师片黄在线观看| 国产在线国偷精品免费看| 亚洲男同1069视频| 久久久久国产一区二区三区四区| 在线观看日韩国产| 国产精品一区不卡| 首页国产欧美久久| 亚洲欧洲av色图| 久久毛片高清国产| 欧美精品在线视频| 91视频免费观看| 国产成人啪免费观看软件| 日本最新不卡在线| 亚洲午夜日本在线观看| 国产精品人人做人人爽人人添| 欧美一区二区大片| 日本道色综合久久| www.色精品| 丰满放荡岳乱妇91ww| 蜜桃91丨九色丨蝌蚪91桃色| 亚洲激情五月婷婷| 国产欧美精品一区二区色综合| 日韩精品在线一区二区| 欧美高清视频一二三区| 欧美亚洲动漫精品| 色偷偷成人一区二区三区91| 国产精华液一区二区三区| 久久国产夜色精品鲁鲁99| 日韩国产精品久久久久久亚洲| 亚洲国产精品视频| 亚洲免费毛片网站| 亚洲精品免费播放| 亚洲欧美一区二区三区久本道91 | 久久久久久久久免费| 日韩欧美一区中文| 91精品国产色综合久久不卡电影| 在线视频欧美区| 在线亚洲人成电影网站色www| 91原创在线视频| 色偷偷久久人人79超碰人人澡 | 国产成人精品免费| 国产成人午夜精品5599| 国v精品久久久网| 不卡一二三区首页| 色婷婷国产精品| 欧洲视频一区二区| 欧美区视频在线观看| 8x8x8国产精品| 欧美成人一区二区三区在线观看| 精品国产凹凸成av人导航| 欧美精品一区二区三区在线播放 | 亚洲另类在线一区| 图片区小说区区亚洲影院| 毛片一区二区三区| 国产精品伊人色| 不卡一区二区三区四区| 色天使久久综合网天天| 欧洲国内综合视频| 91精品国产乱| 国产色一区二区| 一区二区三区在线免费播放| 午夜在线成人av| 精品一区二区免费视频| 99在线精品免费| 91精品国产乱码久久蜜臀| 久久久国际精品| 亚洲综合免费观看高清在线观看| 亚洲成人激情自拍| 国产福利91精品一区二区三区| 色欧美乱欧美15图片| 日韩欧美一级在线播放| 国产精品不卡在线| 丝袜诱惑亚洲看片| 成人av网站在线观看| 91精品国产91久久久久久最新毛片 | 日韩美一区二区三区| 亚洲国产高清在线观看视频| 亚洲观看高清完整版在线观看| 韩国欧美国产一区| 在线看国产一区| 久久久99精品久久| 三级一区在线视频先锋| 成人综合日日夜夜| 91精品黄色片免费大全| 亚洲人成影院在线观看| 精品一区二区三区不卡| 91精品福利视频| 国产免费久久精品| 日本女人一区二区三区| 精品乱码亚洲一区二区不卡| 亚洲狠狠丁香婷婷综合久久久| 精品亚洲成a人在线观看| 欧美无砖专区一中文字| 国产精品污www在线观看| 日本aⅴ免费视频一区二区三区| 成人a级免费电影| 久久色.com| 秋霞国产午夜精品免费视频| 色综合天天综合色综合av | 国产成人在线电影| 欧美电影免费提供在线观看| 亚洲一区二区影院| 91丨porny丨户外露出| 国产精品色婷婷| 国产精品一卡二卡在线观看| 7777精品伊人久久久大香线蕉超级流畅 | 色婷婷综合久久| 国产精品美女久久久久高潮| 极品瑜伽女神91| 欧美刺激脚交jootjob| 日韩精品视频网站| 91精品欧美综合在线观看最新| 一区二区三区免费在线观看| voyeur盗摄精品| 国产三级精品三级在线专区| 激情综合色播激情啊| 欧美tk—视频vk| 精品一区二区日韩| 久久久久久久久久久电影| 精品一区二区三区在线视频| 欧美变态tickling挠脚心|