亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? reg16.rpt

?? 出租車計費器,VHDL實現
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                       f:\zztt\vhdl\designtaxi_25\reg16.rpt

MAX+plus II Compiler Report File
Version 9.3 7/23/1999
Compiled: 05/25/2005 16:30:12

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


REG16


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

reg16     EPF10K10LC84-3   11     16     0    0         0  %    16       2  %

User Pins:                 11     16     0  



Device-Specific Information:              f:\zztt\vhdl\designtaxi_25\reg16.rpt
reg16

***** Logic for device 'reg16' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                         R        R     R           R     R  R  R  R     O     
                         E        E     E           E     E  E  E  E     N     
                         S        S  V  S           S  G  S  S  S  S     F     
                         E        E  C  E           E  N  E  E  E  E     _  ^  
                         R        R  C  R           R  D  R  R  R  R  #  D  n  
                q     q  V  q     V  I  V           V  I  V  V  V  V  T  O  C  
                1  q  1  E  1  q  E  N  E  d  d  d  E  N  E  E  E  E  C  N  E  
                4  7  3  D  5  8  D  T  D  7  5  8  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | d4 
      ^nCE | 14                                                              72 | d3 
      #TDI | 15                                                              71 | d2 
       q12 | 16                                                              70 | d1 
       q11 | 17                                                              69 | d0 
        q9 | 18                                                              68 | GNDINT 
       q10 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
        q6 | 22                        EPF10K10LC84-3                        64 | RESERVED 
        q4 | 23                                                              63 | VCCINT 
        q2 | 24                                                              62 | RESERVED 
        q0 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
        q5 | 28                                                              58 | RESERVED 
        q3 | 29                                                              57 | #TMS 
        q1 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  c  c  d  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  l  l  6  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  r  k     C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:              f:\zztt\vhdl\designtaxi_25\reg16.rpt
reg16

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   8/ 8(100%)   0/ 8(  0%)    1/2    1/2       1/22(  4%)   
A2       3/ 8( 37%)   2/ 8( 25%)   1/ 8( 12%)    1/2    1/2       3/22( 13%)   
A3       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    1/2       1/22(  4%)   
A4       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    1/2       1/22(  4%)   
A5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       1/22(  4%)   
A6       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       1/22(  4%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            21/53     ( 39%)
Total logic cells used:                         16/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                  16/2304    (  0%)

Total input pins required:                      11
Total input I/O cell registers required:         0
Total output pins required:                     16
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     16
Total flipflops required:                       16
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   3   1   1   1   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     16/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   3   1   1   1   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     16/0  



Device-Specific Information:              f:\zztt\vhdl\designtaxi_25\reg16.rpt
reg16

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  43      -     -    -    --      INPUT  G             0    0    0    0  clk
  42      -     -    -    --      INPUT  G             0    0    0    0  clr
  69      -     -    A    --      INPUT                0    0    0    1  d0
  70      -     -    A    --      INPUT                0    0    0    1  d1
  71      -     -    A    --      INPUT                0    0    0    1  d2
  72      -     -    A    --      INPUT                0    0    0    1  d3
  73      -     -    A    --      INPUT                0    0    0    1  d4
   1      -     -    -    --      INPUT                0    0    0    1  d5
  44      -     -    -    --      INPUT                0    0    0    1  d6
   2      -     -    -    --      INPUT                0    0    0    1  d7
  84      -     -    -    --      INPUT                0    0    0    1  d8


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:              f:\zztt\vhdl\designtaxi_25\reg16.rpt
reg16

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  25      -     -    B    --     OUTPUT                0    1    0    0  q0
  30      -     -    C    --     OUTPUT                0    1    0    0  q1
  24      -     -    B    --     OUTPUT                0    1    0    0  q2
  29      -     -    C    --     OUTPUT                0    1    0    0  q3
  23      -     -    B    --     OUTPUT                0    1    0    0  q4
  28      -     -    C    --     OUTPUT                0    1    0    0  q5
  22      -     -    B    --     OUTPUT                0    1    0    0  q6
  10      -     -    -    01     OUTPUT                0    1    0    0  q7
   6      -     -    -    04     OUTPUT                0    1    0    0  q8
  18      -     -    A    --     OUTPUT                0    1    0    0  q9
  19      -     -    A    --     OUTPUT                0    1    0    0  q10
  17      -     -    A    --     OUTPUT                0    1    0    0  q11
  16      -     -    A    --     OUTPUT                0    1    0    0  q12
   9      -     -    -    02     OUTPUT                0    1    0    0  q13
  11      -     -    -    01     OUTPUT                0    1    0    0  q14
   7      -     -    -    03     OUTPUT                0    1    0    0  q15


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:              f:\zztt\vhdl\designtaxi_25\reg16.rpt
reg16

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      1     -    A    03       DFFE   +            1    0    1    0  r16s15 (:28)
   -      3     -    A    02       DFFE   +            1    0    1    0  r16s14 (:29)
   -      2     -    A    02       DFFE   +            1    0    1    0  r16s13 (:30)
   -      1     -    A    02       DFFE   +            1    0    1    0  r16s12 (:31)
   -      3     -    A    07       DFFE   +            1    0    1    0  r16s11 (:32)
   -      6     -    A    06       DFFE   +            1    0    1    0  r16s10 (:33)
   -      5     -    A    05       DFFE   +            1    0    1    0  r16s9 (:34)
   -      1     -    A    04       DFFE   +            1    0    1    0  r16s8 (:35)
   -      1     -    A    01       DFFE   +            1    0    1    1  r16s7 (:36)
   -      2     -    A    01       DFFE   +            0    1    1    1  r16s6 (:37)
   -      3     -    A    01       DFFE   +            0    1    1    1  r16s5 (:38)
   -      4     -    A    01       DFFE   +            0    1    1    1  r16s4 (:39)
   -      5     -    A    01       DFFE   +            0    1    1    1  r16s3 (:40)
   -      6     -    A    01       DFFE   +            0    1    1    1  r16s2 (:41)
   -      7     -    A    01       DFFE   +            0    1    1    1  r16s1 (:42)
   -      8     -    A    01       DFFE   +            0    1    1    0  r16s0 (:43)


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:              f:\zztt\vhdl\designtaxi_25\reg16.rpt
reg16

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
麻豆精品国产传媒mv男同| 亚洲国产欧美日韩另类综合 | av不卡在线观看| 国产一区视频导航| 国产麻豆精品在线观看| 国产自产v一区二区三区c| 韩国一区二区三区| 国产高清无密码一区二区三区| 韩日精品视频一区| 丁香亚洲综合激情啪啪综合| 成人精品视频一区二区三区尤物| 国产精品99久久久| 94-欧美-setu| 欧美日韩午夜精品| 精品第一国产综合精品aⅴ| 欧美成人一区二区三区| 欧美激情一区二区三区全黄| 中文字幕一区免费在线观看| 亚洲卡通动漫在线| 日韩精品1区2区3区| 精品一区二区三区在线观看国产 | 欧美一区三区二区| 2017欧美狠狠色| 国产欧美精品一区二区三区四区 | 麻豆精品在线视频| 不卡的av在线播放| 欧美日韩一区二区在线视频| 欧美电影免费观看高清完整版在 | 日韩理论片网站| 一个色在线综合| 奇米精品一区二区三区在线观看一| 久久国内精品自在自线400部| 风流少妇一区二区| 欧美在线一区二区| 久久精品一区四区| 亚洲精品伦理在线| 国产一区欧美二区| 在线视频观看一区| 中文字幕免费在线观看视频一区| 亚洲久草在线视频| 国产乱子伦视频一区二区三区| 欧美在线观看视频一区二区| 国产日韩欧美在线一区| 亚洲一区在线视频观看| 国产99精品视频| 欧美一区二区三区在线电影| 亚洲丝袜自拍清纯另类| 国产一区二区在线影院| 欧美日韩免费在线视频| 国产精品久久久久久久久免费丝袜 | 美国十次综合导航| 91蜜桃在线免费视频| 精品日产卡一卡二卡麻豆| 亚洲一区在线观看网站| 国产高清精品网站| 日韩精品综合一本久道在线视频| 一区二区三区不卡视频| 成人免费高清在线观看| 久久五月婷婷丁香社区| 蜜桃av一区二区在线观看| 欧美亚洲一区三区| 亚洲人一二三区| 高清在线观看日韩| 国产欧美1区2区3区| 狠狠久久亚洲欧美| 日韩午夜电影av| 天堂在线亚洲视频| 欧美夫妻性生活| 亚洲国产成人精品视频| 91毛片在线观看| 国产精品久久久久久久浪潮网站| 国产成人精品免费一区二区| 国产婷婷色一区二区三区在线| 韩国欧美国产1区| 欧美xfplay| 久久99国产精品久久99果冻传媒| 91精品国产综合久久香蕉的特点| 亚洲观看高清完整版在线观看| 91免费观看视频| 一片黄亚洲嫩模| 4438x亚洲最大成人网| 免费日本视频一区| 久久综合九色欧美综合狠狠| 国产一区二区看久久| 欧美国产日产图区| 94色蜜桃网一区二区三区| 亚洲午夜久久久| 7777女厕盗摄久久久| 极品少妇xxxx偷拍精品少妇| 国产日韩欧美精品在线| 91同城在线观看| 亚洲h动漫在线| 26uuu成人网一区二区三区| 成人动漫视频在线| 一区2区3区在线看| 欧美成人vps| www.久久久久久久久| 一区二区成人在线| 精品国产免费一区二区三区四区 | 一本到高清视频免费精品| 亚洲综合成人在线视频| 日韩欧美电影一区| 懂色av中文一区二区三区| 亚洲伦在线观看| 欧美xxxxx裸体时装秀| 99久精品国产| 久久国产生活片100| 亚洲手机成人高清视频| 337p亚洲精品色噜噜噜| 国产mv日韩mv欧美| 亚洲高清在线视频| 久久精品一区八戒影视| 91久久精品国产91性色tv| 另类小说欧美激情| 亚洲欧美怡红院| 日韩欧美精品在线| 色婷婷综合久久久久中文 | 国产乱码精品一区二区三区av | 日韩一区二区三免费高清| 波多野结衣在线一区| 免费人成在线不卡| 一区二区三区影院| 国产精品久久看| 日韩三级中文字幕| 欧美在线不卡一区| 国产成人av自拍| 久久国产精品色婷婷| 亚洲午夜久久久| 亚洲天堂免费在线观看视频| 久久女同性恋中文字幕| 4438x成人网最大色成网站| 色综合久久久久综合99| 国产精品亚洲视频| 久久福利视频一区二区| 视频一区免费在线观看| 樱桃视频在线观看一区| 国产精品你懂的| 国产日韩欧美a| 久久亚洲二区三区| 精品日韩在线观看| 91精品国产一区二区| 在线观看日韩电影| 91麻豆国产在线观看| www.66久久| 成人午夜av电影| 国产91精品在线观看| 国产激情精品久久久第一区二区| 久久爱www久久做| 免费观看30秒视频久久| 日韩av午夜在线观看| 午夜精品久久久久| 午夜亚洲国产au精品一区二区| 一区二区三区精密机械公司| 亚洲免费观看高清完整版在线观看熊| 国产清纯美女被跳蛋高潮一区二区久久w | 2021国产精品久久精品| 日韩三级在线观看| 久久婷婷国产综合国色天香| 精品欧美一区二区久久| 26uuu国产一区二区三区| 久久男人中文字幕资源站| 久久精品视频免费观看| 久久久精品免费观看| 国产精品国产精品国产专区不片| 国产精品理伦片| 一级日本不卡的影视| 麻豆精品视频在线观看| 国产精品亚洲第一区在线暖暖韩国 | 精品在线免费观看| 久久99深爱久久99精品| 成人一道本在线| 一本一道久久a久久精品| 欧美日韩成人一区| 日韩欧美国产wwwww| 国产欧美视频在线观看| 亚洲色图欧美在线| 日韩激情一二三区| 国产一区二区三区在线观看免费 | 成人一区二区在线观看| 色婷婷综合久色| 欧美一区欧美二区| 中文字幕不卡的av| 五月婷婷另类国产| 国产成人自拍网| 91福利视频在线| 精品国产一区二区在线观看| 亚洲欧洲成人精品av97| 婷婷夜色潮精品综合在线| 国产乱国产乱300精品| 日本韩国精品在线| 日韩视频在线你懂得| 亚洲欧洲av色图| 麻豆91免费观看| 在线观看视频一区| 久久久国产精品不卡| 亚洲第一电影网| 国产不卡在线视频| 91精品国产黑色紧身裤美女| 亚洲色图都市小说| 国产福利一区二区三区在线视频|