亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? changebcd.rpt

?? 出租車計費器,VHDL實現
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                   f:\zztt\vhdl\designtaxi_25\changebcd.rpt

MAX+plus II Compiler Report File
Version 9.3 7/23/1999
Compiled: 05/25/2005 16:33:36

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CHANGEBCD


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

changebcd
      EPF10K10LC84-3       7      8      0    0         0  %    58       10 %

User Pins:                 7      8      0  



Project Information                   f:\zztt\vhdl\designtaxi_25\changebcd.rpt

** FILE HIERARCHY **



|lpm_add_sub:1129|
|lpm_add_sub:1129|addcore:adder|
|lpm_add_sub:1129|altshift:result_ext_latency_ffs|
|lpm_add_sub:1129|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1129|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1173|
|lpm_add_sub:1173|addcore:adder|
|lpm_add_sub:1173|altshift:result_ext_latency_ffs|
|lpm_add_sub:1173|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1173|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1217|
|lpm_add_sub:1217|addcore:adder|
|lpm_add_sub:1217|altshift:result_ext_latency_ffs|
|lpm_add_sub:1217|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1217|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1261|
|lpm_add_sub:1261|addcore:adder|
|lpm_add_sub:1261|altshift:result_ext_latency_ffs|
|lpm_add_sub:1261|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1261|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1305|
|lpm_add_sub:1305|addcore:adder|
|lpm_add_sub:1305|altshift:result_ext_latency_ffs|
|lpm_add_sub:1305|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1305|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1349|
|lpm_add_sub:1349|addcore:adder|
|lpm_add_sub:1349|altshift:result_ext_latency_ffs|
|lpm_add_sub:1349|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1349|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1393|
|lpm_add_sub:1393|addcore:adder|
|lpm_add_sub:1393|altshift:result_ext_latency_ffs|
|lpm_add_sub:1393|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1393|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1437|
|lpm_add_sub:1437|addcore:adder|
|lpm_add_sub:1437|altshift:result_ext_latency_ffs|
|lpm_add_sub:1437|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1437|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:1481|
|lpm_add_sub:1481|addcore:adder|
|lpm_add_sub:1481|altshift:result_ext_latency_ffs|
|lpm_add_sub:1481|altshift:carry_ext_latency_ffs|
|lpm_add_sub:1481|altshift:oflow_ext_latency_ffs|


Device-Specific Information:          f:\zztt\vhdl\designtaxi_25\changebcd.rpt
changebcd

***** Logic for device 'changebcd' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  d  d  d  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  a  a  a  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  t  t  t  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  3  5  2  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | dat0 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | bcd3 
  RESERVED | 16                                                              70 | bcd2 
      bcd1 | 17                                                              69 | bcd0 
      bcd4 | 18                                                              68 | GNDINT 
      bcd7 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
      bcd5 | 23                                                              63 | VCCINT 
      bcd6 | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  d  d  d  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  a  a  a  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  t  t  t  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  6  1  4  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:          f:\zztt\vhdl\designtaxi_25\changebcd.rpt
changebcd

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A2       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A3       5/ 8( 62%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      12/22( 54%)   
A4       4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       7/22( 31%)   
A5       7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       9/22( 40%)   
A6       3/ 8( 37%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       7/22( 31%)   
A7       5/ 8( 62%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       8/22( 36%)   
A8       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A9       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A12      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       2/22(  9%)   
A13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
B2       4/ 8( 50%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2       5/22( 22%)   
C1       8/ 8(100%)   3/ 8( 37%)   3/ 8( 37%)    0/2    0/2       8/22( 36%)   
C4       4/ 8( 50%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2       7/22( 31%)   
C5       7/ 8( 87%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2      10/22( 45%)   
C6       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C7       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       2/22(  9%)   
C8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C12      1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                             9/53     ( 16%)
Total logic cells used:                         58/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.32/4    ( 83%)
Total fan-in:                                 193/2304    (  8%)

Total input pins required:                       7
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     58
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        15/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   1   5   4   7   3   5   1   1   1   1   1   0   1   0   0   0   0   0   0   0   0   0   0   0     31/0  
 B:      0   4   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      4/0  
 C:      8   0   0   4   7   1   1   1   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0     23/0  

Total:   8   5   5   8  14   4   6   2   1   1   1   2   0   1   0   0   0   0   0   0   0   0   0   0   0     58/0  



Device-Specific Information:          f:\zztt\vhdl\designtaxi_25\changebcd.rpt
changebcd

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  73      -     -    A    --      INPUT                0    0    0    1  dat0
  43      -     -    -    --      INPUT                0    0    0    8  dat1
  84      -     -    -    --      INPUT                0    0    0   18  dat2
   2      -     -    -    --      INPUT                0    0    0   18  dat3
  44      -     -    -    --      INPUT                0    0    0   10  dat4
   1      -     -    -    --      INPUT                0    0    0   12  dat5
  42      -     -    -    --      INPUT                0    0    0   10  dat6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:          f:\zztt\vhdl\designtaxi_25\changebcd.rpt
changebcd

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  69      -     -    A    --     OUTPUT                0    1    0    0  bcd0
  17      -     -    A    --     OUTPUT                0    1    0    0  bcd1
  70      -     -    A    --     OUTPUT                0    1    0    0  bcd2
  71      -     -    A    --     OUTPUT                0    1    0    0  bcd3
  18      -     -    A    --     OUTPUT                0    1    0    0  bcd4
  23      -     -    B    --     OUTPUT                0    1    0    0  bcd5
  24      -     -    B    --     OUTPUT                0    1    0    0  bcd6
  19      -     -    A    --     OUTPUT                0    1    0    0  bcd7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:          f:\zztt\vhdl\designtaxi_25\changebcd.rpt
changebcd

** BURIED LOGIC **

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色婷婷av一区二区三区软件 | 亚洲人精品午夜| 亚洲欧美另类综合偷拍| 琪琪久久久久日韩精品| www.一区二区| 91精品国产免费| 最新高清无码专区| 国产综合色视频| 欧美亚洲一区三区| 国产精品美女久久久久久2018| 亚洲h动漫在线| 99国产精品久久久久| 久久夜色精品国产欧美乱极品| 亚洲综合网站在线观看| 北岛玲一区二区三区四区| 精品国产免费一区二区三区四区 | 欧美大片国产精品| 午夜成人在线视频| 色国产精品一区在线观看| 国产欧美一区二区精品仙草咪| 日本中文字幕一区二区有限公司| 99久久国产综合色|国产精品| 69堂精品视频| 亚洲免费色视频| 国模娜娜一区二区三区| 欧美人与性动xxxx| 最新日韩在线视频| 亚洲国产精品久久久久婷婷884| 青青青伊人色综合久久| 99精品国产视频| 久久久久久99久久久精品网站| 五月婷婷综合在线| 91女人视频在线观看| 国产视频一区在线播放| 久久成人综合网| 日韩亚洲电影在线| 亚洲一二三区不卡| 91免费视频网址| 欧美激情中文字幕一区二区| 精品一区在线看| 日韩精品一区二区三区老鸭窝| 亚洲小少妇裸体bbw| 91麻豆国产精品久久| 久久久久久亚洲综合影院红桃| 美女www一区二区| 欧美精品九九99久久| 一区二区不卡在线播放 | 日韩免费看的电影| 三级欧美韩日大片在线看| 一本久久a久久免费精品不卡| 中文字幕av在线一区二区三区| 久久66热偷产精品| 26uuu久久综合| 国精产品一区一区三区mba视频 | 亚洲h精品动漫在线观看| 91亚洲永久精品| 亚洲少妇30p| 色婷婷激情久久| 亚洲第一福利视频在线| 欧美性生活一区| 日韩精品亚洲专区| 日韩欧美自拍偷拍| 国产一区二区三区精品视频| 国产午夜精品一区二区三区视频| 国产精品一区二区男女羞羞无遮挡| xvideos.蜜桃一区二区| 成人晚上爱看视频| 亚洲精品免费在线播放| 欧美这里有精品| 美腿丝袜亚洲色图| 久久看人人爽人人| 91视频免费播放| 偷拍日韩校园综合在线| 欧美videos中文字幕| 粉嫩一区二区三区在线看| 亚洲欧洲国产专区| 欧美日韩高清在线| 国产精品一区在线| 亚洲激情中文1区| 日韩一区二区免费在线电影| 国产麻豆视频一区| 一区二区三区精品视频在线| 51精品国自产在线| 国产成人精品免费网站| 亚洲一区欧美一区| 欧美精品一区二区三区蜜桃视频| 大尺度一区二区| 天堂蜜桃91精品| 国产亚洲午夜高清国产拍精品| 色国产综合视频| 韩国一区二区在线观看| 亚洲特级片在线| 欧美不卡视频一区| 91福利视频在线| 麻豆专区一区二区三区四区五区| 国产精品麻豆欧美日韩ww| 欧美日韩一区二区在线观看 | 国产成人精品一区二区三区四区| 亚洲欧美另类图片小说| 欧美大片在线观看一区| 欧洲一区二区三区免费视频| 国产美女一区二区三区| 午夜电影久久久| 亚洲欧美色一区| 久久精品日产第一区二区三区高清版| 成人永久免费视频| 麻豆91在线播放免费| 亚洲综合一区二区精品导航| 久久久久九九视频| 日韩视频一区在线观看| 91久久精品国产91性色tv| 国产精品一区在线观看你懂的| 性久久久久久久久| 亚洲欧美一区二区久久| 国产欧美精品一区aⅴ影院| 日韩视频一区二区| 欧美精品99久久久**| 色综合色综合色综合| 成人美女视频在线观看18| 黄色日韩三级电影| 男人的天堂亚洲一区| 亚洲.国产.中文慕字在线| 亚洲蜜臀av乱码久久精品蜜桃| 日韩三区在线观看| 欧美三区在线观看| 欧美无砖专区一中文字| 成人精品小蝌蚪| www.亚洲免费av| eeuss鲁片一区二区三区在线观看| 黄色精品一二区| 精品一区二区在线观看| 日韩精品一卡二卡三卡四卡无卡| 亚洲一区二区三区在线播放| 亚洲欧美另类图片小说| 亚洲女人的天堂| 国产精品麻豆一区二区 | 国产精品麻豆视频| 久久亚洲二区三区| 欧美国产欧美综合| 日韩一区二区视频| 欧美精品一区二区三区四区| 欧美一级久久久| 精品国产一区二区国模嫣然| 欧美不卡视频一区| 久久人人97超碰com| 久久先锋影音av鲁色资源网| 国产日本一区二区| 国产精品久久久爽爽爽麻豆色哟哟| 中文字幕精品一区二区精品绿巨人 | 亚洲1区2区3区视频| 天天综合天天做天天综合| 视频一区视频二区中文| 久久精品国产秦先生| 国产盗摄一区二区三区| 色综合天天综合网天天看片| 日韩精品综合一本久道在线视频| 在线观看欧美精品| 91精品国产综合久久福利| 337p日本欧洲亚洲大胆色噜噜| 久久久不卡网国产精品一区| 国产精品不卡视频| 亚洲成人tv网| 狠狠色丁香九九婷婷综合五月| 成人综合日日夜夜| 欧美色偷偷大香| 日韩欧美一区中文| 国产精品久久夜| 亚洲高清一区二区三区| 日韩av电影免费观看高清完整版| 久久精品99国产精品日本| av在线播放不卡| 7777精品伊人久久久大香线蕉超级流畅 | 久久久久久夜精品精品免费| 成人欧美一区二区三区视频网页| 亚洲国产另类av| 国产精品一色哟哟哟| 一本大道久久精品懂色aⅴ| 在线精品视频一区二区三四 | 精品一区二区精品| 色综合久久综合网欧美综合网 | 六月丁香婷婷久久| av一区二区不卡| 日韩一区二区三区视频在线观看| 国产视频在线观看一区二区三区| 亚洲一区二区偷拍精品| 成人永久aaa| 日韩一区二区三区电影| 亚洲精品中文在线观看| 国产久卡久卡久卡久卡视频精品| 在线亚洲一区二区| 久久久不卡网国产精品二区| 午夜精品爽啪视频| 91在线视频免费91| 久久久久久久精| 蜜臀精品一区二区三区在线观看| 色天天综合色天天久久| 国产女人18水真多18精品一级做| 午夜精品久久久久久| 99久久99久久久精品齐齐| 欧美极品少妇xxxxⅹ高跟鞋 |