亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? add8.rpt

?? 出租車計費器,VHDL實現
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                        f:\zztt\vhdl\designtaxi_25\add8.rpt

MAX+plus II Compiler Report File
Version 9.3 7/23/1999
Compiled: 05/25/2005 16:25:07

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ADD8


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

add8      EPF10K10LC84-3   17     9      0    0         0  %    20       3  %

User Pins:                 17     9      0  



Project Information                        f:\zztt\vhdl\designtaxi_25\add8.rpt

** FILE HIERARCHY **



|add4:U1|
|add4:U1|lpm_add_sub:50|
|add4:U1|lpm_add_sub:50|addcore:adder|
|add4:U1|lpm_add_sub:50|altshift:result_ext_latency_ffs|
|add4:U1|lpm_add_sub:50|altshift:carry_ext_latency_ffs|
|add4:U1|lpm_add_sub:50|altshift:oflow_ext_latency_ffs|
|add4:U1|lpm_add_sub:51|
|add4:U1|lpm_add_sub:51|addcore:adder|
|add4:U1|lpm_add_sub:51|altshift:result_ext_latency_ffs|
|add4:U1|lpm_add_sub:51|altshift:carry_ext_latency_ffs|
|add4:U1|lpm_add_sub:51|altshift:oflow_ext_latency_ffs|
|add4:U2|
|add4:U2|lpm_add_sub:50|
|add4:U2|lpm_add_sub:50|addcore:adder|
|add4:U2|lpm_add_sub:50|altshift:result_ext_latency_ffs|
|add4:U2|lpm_add_sub:50|altshift:carry_ext_latency_ffs|
|add4:U2|lpm_add_sub:50|altshift:oflow_ext_latency_ffs|
|add4:U2|lpm_add_sub:51|
|add4:U2|lpm_add_sub:51|addcore:adder|
|add4:U2|lpm_add_sub:51|altshift:result_ext_latency_ffs|
|add4:U2|lpm_add_sub:51|altshift:carry_ext_latency_ffs|
|add4:U2|lpm_add_sub:51|altshift:oflow_ext_latency_ffs|


Device-Specific Information:               f:\zztt\vhdl\designtaxi_25\add8.rpt
add8

***** Logic for device 'add8' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                         R     R  R     R                 R  R  R  R     O     
                         E     E  E     E                 E  E  E  E     N     
                         S     S  S  V  S              G  S  S  S  S     F     
                         E     E  E  C  E              N  E  E  E  E     _  ^  
                         R     R  R  C  R              D  R  R  R  R  #  D  n  
                         V     V  V  I  V              I  V  V  V  V  T  O  C  
                s  s  s  E  a  E  E  N  E  a  a  b  s  N  E  E  E  E  C  N  E  
                1  2  0  D  2  D  D  T  D  0  1  0  6  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | cin 
      ^nCE | 14                                                              72 | b1 
      #TDI | 15                                                              71 | b5 
        a6 | 16                                                              70 | b2 
        b3 | 17                                                              69 | a7 
        a3 | 18                                                              68 | GNDINT 
        b6 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | s4 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | cout 
    GNDINT | 26                                                              60 | s7 
  RESERVED | 27                                                              59 | RESERVED 
        s3 | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  b  a  a  V  G  s  b  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  4  5  4  C  N  5  7  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D        S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I        E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N        R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T        V  V  V  V  V  
                   I  E  E  E  E  E                             E  E  E  E  E  
                   G  D  D  D  D  D                             D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:               f:\zztt\vhdl\designtaxi_25\add8.rpt
add8

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       7/ 8( 87%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      10/22( 45%)   
A2       2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A13      7/ 8( 87%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2      10/22( 45%)   
A14      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
A15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            20/53     ( 37%)
Total logic cells used:                         20/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.80/4    ( 95%)
Total fan-in:                                  76/2304    (  3%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                      9
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     20
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      7   2   1   0   0   0   0   0   0   0   0   0   0   7   2   1   0   0   0   0   0   0   0   0   0     20/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   7   2   1   0   0   0   0   0   0   0   0   0   0   7   2   1   0   0   0   0   0   0   0   0   0     20/0  



Device-Specific Information:               f:\zztt\vhdl\designtaxi_25\add8.rpt
add8

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    5  a0
   1      -     -    -    --      INPUT                0    0    0    2  a1
   7      -     -    -    03      INPUT                0    0    0    3  a2
  18      -     -    A    --      INPUT                0    0    0    2  a3
  44      -     -    -    --      INPUT                0    0    0    5  a4
  43      -     -    -    --      INPUT                0    0    0    2  a5
  16      -     -    A    --      INPUT                0    0    0    3  a6
  69      -     -    A    --      INPUT                0    0    0    2  a7
  84      -     -    -    --      INPUT                0    0    0    5  b0
  72      -     -    A    --      INPUT                0    0    0    2  b1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久久久久久看片| 欧美一区永久视频免费观看| 久久se精品一区二区| 亚洲曰韩产成在线| 亚洲国产日韩在线一区模特| 亚洲综合自拍偷拍| 天天影视网天天综合色在线播放| 亚洲一区二区三区四区在线观看 | 国产乱子轮精品视频| 男人的天堂亚洲一区| 日本成人中文字幕| 久久国产精品99精品国产| 精品一二三四区| 国产91精品久久久久久久网曝门| 国产黄色成人av| 99re热视频精品| 欧美日韩免费观看一区三区| 欧美性生交片4| 欧美性感一区二区三区| 91精品国产综合久久精品app| 91精品国产色综合久久不卡蜜臀| 日韩视频免费观看高清在线视频| 欧美mv和日韩mv的网站| 日本一区二区三区久久久久久久久不 | 国产精品性做久久久久久| 国产v综合v亚洲欧| 欧洲亚洲国产日韩| 欧美岛国在线观看| 亚洲欧洲韩国日本视频| 午夜一区二区三区在线观看| 久久av资源站| 一本一道久久a久久精品综合蜜臀| 欧美精品777| 国产精品污网站| 亚洲第四色夜色| 国产成人午夜99999| 91国在线观看| 2020国产成人综合网| 亚洲精选视频免费看| 久久99九九99精品| 欧美综合色免费| 国产欧美一二三区| 婷婷夜色潮精品综合在线| 粉嫩欧美一区二区三区高清影视| 欧美午夜片在线观看| 久久久久久久av麻豆果冻| 亚洲国产aⅴ成人精品无吗| 国产精品一区二区久久精品爱涩| 色婷婷香蕉在线一区二区| 日韩亚洲欧美成人一区| 亚洲一区在线观看网站| 国产精品乡下勾搭老头1| 91精品福利在线一区二区三区 | 午夜精品久久久久| 成人精品免费看| 欧美成人vr18sexvr| 亚洲成在线观看| 色婷婷av一区二区三区gif| 久久久不卡网国产精品一区| 午夜欧美电影在线观看| 99久久精品国产导航| 久久婷婷久久一区二区三区| 日韩电影在线看| 在线成人免费观看| 亚洲午夜一二三区视频| 91美女片黄在线观看| 中文字幕精品综合| 国产成+人+日韩+欧美+亚洲| 日韩精品一区二区三区老鸭窝| 亚洲一区二区三区四区在线免费观看| 91麻豆免费观看| 国产精品你懂的在线欣赏| 国产美女精品人人做人人爽| 亚洲精品一线二线三线| 美女精品一区二区| 日韩欧美国产综合在线一区二区三区| 亚洲狠狠爱一区二区三区| 色婷婷激情综合| 亚洲欧美日韩国产综合| 91浏览器打开| 一区二区三区欧美激情| 91黄色在线观看| 午夜精品久久久久久久久久久 | 中文字幕在线视频一区| 国产91清纯白嫩初高中在线观看| 国产精品污www在线观看| 成人sese在线| 亚洲精品成a人| 欧美午夜免费电影| 日本视频一区二区| 久久这里只有精品视频网| 国产麻豆精品95视频| 国产日韩在线不卡| 91久久精品一区二区三区| 亚洲综合一区二区| 5858s免费视频成人| 免费观看成人av| 亚洲国产高清不卡| 在线影视一区二区三区| 日韩精品一级中文字幕精品视频免费观看 | 色婷婷香蕉在线一区二区| 亚洲在线观看免费| 欧美一区国产二区| 岛国精品在线观看| 亚洲va在线va天堂| 精品欧美久久久| 91丨porny丨最新| 午夜亚洲福利老司机| 久久综合久久鬼色中文字| k8久久久一区二区三区| 天堂午夜影视日韩欧美一区二区| 久久天堂av综合合色蜜桃网| 成人国产免费视频| 日本伊人精品一区二区三区观看方式| 久久老女人爱爱| 欧美系列一区二区| 国产乱子轮精品视频| 亚洲超碰97人人做人人爱| 国产午夜亚洲精品羞羞网站| 欧美综合久久久| 成人一级片网址| 丝袜美腿高跟呻吟高潮一区| 日本一区二区综合亚洲| 在线播放中文一区| 91蝌蚪国产九色| 国产精品一线二线三线精华| 午夜欧美在线一二页| 亚洲三级视频在线观看| 久久婷婷成人综合色| 欧美日本在线观看| 91福利国产成人精品照片| 国产大陆a不卡| 久久国产三级精品| 亚洲成人综合视频| 综合欧美一区二区三区| 久久久国产精华| 日韩一级欧美一级| 欧美精品123区| 欧美影院精品一区| 91免费看`日韩一区二区| 成人av在线播放网址| 国产揄拍国内精品对白| 免费在线观看视频一区| 日韩激情中文字幕| 亚洲国产综合在线| 亚洲1区2区3区视频| 亚洲mv在线观看| 亚洲国产欧美一区二区三区丁香婷| 国产欧美日韩精品在线| 久久久777精品电影网影网| 精品免费日韩av| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 久久99久久精品| 九九国产精品视频| 美女视频黄 久久| 精品午夜久久福利影院| 精品夜夜嗨av一区二区三区| 久久电影网站中文字幕 | 最新中文字幕一区二区三区| 国产精品视频观看| 亚洲欧美日韩在线播放| 亚洲中国最大av网站| 亚洲成a人片在线不卡一二三区| 亚洲大片一区二区三区| 免费一级片91| 国产精品羞羞答答xxdd| 播五月开心婷婷综合| 99re视频这里只有精品| 欧美艳星brazzers| 91麻豆精品国产91久久久资源速度| 91精品国产欧美一区二区18| 精品国产一区a| 久久欧美一区二区| 国产精品美女一区二区三区| 国产精品久久久久影院亚瑟 | 亚洲另类春色校园小说| 五月天一区二区| 免费成人性网站| 成人av在线电影| 欧美剧在线免费观看网站| 精品久久久久久最新网址| 欧美高清在线一区二区| 亚洲免费av高清| 美女视频黄频大全不卡视频在线播放| 国产999精品久久久久久绿帽| 色婷婷精品久久二区二区蜜臂av | 中文字幕在线一区二区三区| 午夜精品福利久久久| 国产一区二区在线电影| 色先锋资源久久综合| 91麻豆精品国产91久久久更新时间| 欧美精品一区二区三区蜜桃| 国产精品视频第一区| 青青草一区二区三区| 丁香婷婷综合激情五月色| 欧美喷潮久久久xxxxx| 国产亚洲一本大道中文在线| 一区二区三区产品免费精品久久75| 美女看a上一区| 欧美视频在线观看一区二区|