亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? add8.rpt

?? 出租車計費器,VHDL實現
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                        f:\zztt\vhdl\designtaxi_25\add8.rpt

MAX+plus II Compiler Report File
Version 9.3 7/23/1999
Compiled: 05/25/2005 16:25:07

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ADD8


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

add8      EPF10K10LC84-3   17     9      0    0         0  %    20       3  %

User Pins:                 17     9      0  



Project Information                        f:\zztt\vhdl\designtaxi_25\add8.rpt

** FILE HIERARCHY **



|add4:U1|
|add4:U1|lpm_add_sub:50|
|add4:U1|lpm_add_sub:50|addcore:adder|
|add4:U1|lpm_add_sub:50|altshift:result_ext_latency_ffs|
|add4:U1|lpm_add_sub:50|altshift:carry_ext_latency_ffs|
|add4:U1|lpm_add_sub:50|altshift:oflow_ext_latency_ffs|
|add4:U1|lpm_add_sub:51|
|add4:U1|lpm_add_sub:51|addcore:adder|
|add4:U1|lpm_add_sub:51|altshift:result_ext_latency_ffs|
|add4:U1|lpm_add_sub:51|altshift:carry_ext_latency_ffs|
|add4:U1|lpm_add_sub:51|altshift:oflow_ext_latency_ffs|
|add4:U2|
|add4:U2|lpm_add_sub:50|
|add4:U2|lpm_add_sub:50|addcore:adder|
|add4:U2|lpm_add_sub:50|altshift:result_ext_latency_ffs|
|add4:U2|lpm_add_sub:50|altshift:carry_ext_latency_ffs|
|add4:U2|lpm_add_sub:50|altshift:oflow_ext_latency_ffs|
|add4:U2|lpm_add_sub:51|
|add4:U2|lpm_add_sub:51|addcore:adder|
|add4:U2|lpm_add_sub:51|altshift:result_ext_latency_ffs|
|add4:U2|lpm_add_sub:51|altshift:carry_ext_latency_ffs|
|add4:U2|lpm_add_sub:51|altshift:oflow_ext_latency_ffs|


Device-Specific Information:               f:\zztt\vhdl\designtaxi_25\add8.rpt
add8

***** Logic for device 'add8' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                         R     R  R     R                 R  R  R  R     O     
                         E     E  E     E                 E  E  E  E     N     
                         S     S  S  V  S              G  S  S  S  S     F     
                         E     E  E  C  E              N  E  E  E  E     _  ^  
                         R     R  R  C  R              D  R  R  R  R  #  D  n  
                         V     V  V  I  V              I  V  V  V  V  T  O  C  
                s  s  s  E  a  E  E  N  E  a  a  b  s  N  E  E  E  E  C  N  E  
                1  2  0  D  2  D  D  T  D  0  1  0  6  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | cin 
      ^nCE | 14                                                              72 | b1 
      #TDI | 15                                                              71 | b5 
        a6 | 16                                                              70 | b2 
        b3 | 17                                                              69 | a7 
        a3 | 18                                                              68 | GNDINT 
        b6 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | s4 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | cout 
    GNDINT | 26                                                              60 | s7 
  RESERVED | 27                                                              59 | RESERVED 
        s3 | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  b  a  a  V  G  s  b  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  4  5  4  C  N  5  7  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D        S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I        E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N        R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T        V  V  V  V  V  
                   I  E  E  E  E  E                             E  E  E  E  E  
                   G  D  D  D  D  D                             D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:               f:\zztt\vhdl\designtaxi_25\add8.rpt
add8

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       7/ 8( 87%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      10/22( 45%)   
A2       2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A13      7/ 8( 87%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2      10/22( 45%)   
A14      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
A15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            20/53     ( 37%)
Total logic cells used:                         20/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.80/4    ( 95%)
Total fan-in:                                  76/2304    (  3%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                      9
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     20
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      7   2   1   0   0   0   0   0   0   0   0   0   0   7   2   1   0   0   0   0   0   0   0   0   0     20/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   7   2   1   0   0   0   0   0   0   0   0   0   0   7   2   1   0   0   0   0   0   0   0   0   0     20/0  



Device-Specific Information:               f:\zztt\vhdl\designtaxi_25\add8.rpt
add8

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    5  a0
   1      -     -    -    --      INPUT                0    0    0    2  a1
   7      -     -    -    03      INPUT                0    0    0    3  a2
  18      -     -    A    --      INPUT                0    0    0    2  a3
  44      -     -    -    --      INPUT                0    0    0    5  a4
  43      -     -    -    --      INPUT                0    0    0    2  a5
  16      -     -    A    --      INPUT                0    0    0    3  a6
  69      -     -    A    --      INPUT                0    0    0    2  a7
  84      -     -    -    --      INPUT                0    0    0    5  b0
  72      -     -    A    --      INPUT                0    0    0    2  b1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久国产精品区| 欧美日韩日日夜夜| 国产精品一二三四五| 蜜桃av一区二区三区电影| 天堂va蜜桃一区二区三区漫画版| 亚洲美女免费视频| 中文字幕中文字幕中文字幕亚洲无线| 日韩精品在线看片z| 3atv一区二区三区| 日韩久久免费av| 精品国产91久久久久久久妲己| 日韩一区二区三区四区五区六区| 日韩一区二区中文字幕| 欧美videos中文字幕| 精品成人一区二区三区| 蜜桃一区二区三区四区| 久久精品国产99久久6| 免费成人小视频| 狠狠狠色丁香婷婷综合激情| 国产专区欧美精品| 国产91精品免费| 91美女精品福利| 欧美老年两性高潮| 日韩精品专区在线| 国产精品久久久久影院亚瑟| 一区二区三区不卡视频| 日韩制服丝袜av| 狠狠色丁香久久婷婷综合丁香| 国产91精品久久久久久久网曝门| 91亚洲精品久久久蜜桃网站| 色婷婷久久久综合中文字幕| 777午夜精品免费视频| 亚洲精品在线观| 成人免费在线播放视频| 亚洲成精国产精品女| 九一九一国产精品| aaa亚洲精品一二三区| 欧美日韩免费在线视频| 日韩精品一区二区三区在线观看| 国产喂奶挤奶一区二区三区| 亚洲视频你懂的| 蜜臀av国产精品久久久久| 岛国精品在线播放| 欧美视频中文一区二区三区在线观看| 欧美本精品男人aⅴ天堂| 中文字幕一区二区三区av| 性久久久久久久久| 国产成人8x视频一区二区| 在线观看免费成人| 精品盗摄一区二区三区| 一区二区三区精品| 国产精品综合网| 欧洲精品一区二区| 久久久不卡网国产精品一区| 亚洲自拍都市欧美小说| 国产一区91精品张津瑜| 日本韩国欧美三级| 久久精品亚洲国产奇米99| 亚洲成人免费看| 成人永久看片免费视频天堂| 91精品中文字幕一区二区三区| 国产精品网站在线| 免费人成黄页网站在线一区二区| 成人黄色777网| 日韩亚洲欧美中文三级| 一区二区在线观看视频| 国产一区二区三区香蕉| 欧美剧情片在线观看| 中文字幕一区在线观看| 国产在线播精品第三| 欧美日韩国产高清一区| 成人欧美一区二区三区白人| 国内精品伊人久久久久影院对白| 91国产视频在线观看| 国产三级精品三级在线专区| 男人的j进女人的j一区| 在线观看亚洲a| 综合久久综合久久| 风间由美一区二区三区在线观看| 欧美一区2区视频在线观看| 一区二区三区在线观看欧美| 大桥未久av一区二区三区中文| 欧美一级精品大片| 亚洲线精品一区二区三区| 99国产精品久| 亚洲国产精品ⅴa在线观看| 精品无码三级在线观看视频| 欧美日本在线播放| 亚洲国产精品精华液网站| 91蜜桃免费观看视频| 国产精品国产自产拍高清av王其| 国产一区二区不卡老阿姨| 精品日韩在线观看| 久久精品国产在热久久| 91精品国产综合久久福利软件| 亚洲成人精品影院| 欧美日韩中字一区| 一区二区三区.www| 日本丶国产丶欧美色综合| 亚洲欧美国产毛片在线| 91视频com| 亚洲蜜桃精久久久久久久| 91美女在线看| 一区二区三区高清| 欧美色倩网站大全免费| 亚洲综合色网站| 欧美亚洲综合色| 亚洲国产一区二区三区| 欧美揉bbbbb揉bbbbb| 亚洲123区在线观看| 91精品欧美综合在线观看最新| 五月婷婷色综合| 欧美一区二区三区在| 精品一区二区在线免费观看| 欧美xxxxx牲另类人与| 国产一区 二区| 中文字幕 久热精品 视频在线 | 成人h动漫精品| 国产精品网站在线| 91丝袜呻吟高潮美腿白嫩在线观看| 国产精品毛片久久久久久| 99这里都是精品| 亚洲免费av高清| 9191久久久久久久久久久| 免费成人在线视频观看| 久久人人97超碰com| 岛国av在线一区| 樱桃视频在线观看一区| 91精品国产综合久久精品麻豆| 看电影不卡的网站| 国产欧美一区二区精品久导航| 成人av在线资源| 亚洲小少妇裸体bbw| 日韩精品中文字幕一区二区三区| 国产大陆亚洲精品国产| 国产精品久久久久9999吃药| 色视频欧美一区二区三区| 视频在线观看一区| 久久九九99视频| 91国产成人在线| 青青草国产成人av片免费| 国产欧美一区视频| 色综合久久久久久久| 免费观看成人av| 亚洲国产精品传媒在线观看| 欧美性色黄大片手机版| 经典一区二区三区| 亚洲精品少妇30p| 日韩午夜在线观看| 99亚偷拍自图区亚洲| 日本不卡视频在线| 中文字幕中文字幕在线一区| 69精品人人人人| 夫妻av一区二区| 日韩一区精品视频| 国产精品久久久久久福利一牛影视 | 欧美午夜精品久久久| 久久av老司机精品网站导航| 国产精品久久久久精k8 | 亚洲国产乱码最新视频| 久久色视频免费观看| 欧美专区在线观看一区| 国产黄色成人av| 亚洲国产婷婷综合在线精品| 久久精品夜色噜噜亚洲aⅴ| 欧美日韩一卡二卡三卡| 成+人+亚洲+综合天堂| 久久精品99国产国产精| 一区二区三区视频在线观看| 亚洲精品一区二区三区在线观看| 色综合色狠狠综合色| 国产精品一区二区在线看| 视频一区在线视频| 亚洲精品菠萝久久久久久久| 国产欧美日韩亚州综合| 日韩精品一区在线观看| 欧美日韩一本到| 色哟哟国产精品| 成人精品视频一区| 精品一区二区三区免费观看| 五月综合激情网| 亚洲一区二区四区蜜桃| 国产精品区一区二区三| 久久伊人蜜桃av一区二区| 欧美一级理论片| 欧美日韩国产一级片| 91高清在线观看| av高清久久久| www.日本不卡| 成人午夜在线视频| 国产精品99久久久久久久女警| 麻豆精品国产传媒mv男同| 亚洲sss视频在线视频| 亚洲欧美一区二区三区极速播放 | 一区二区久久久| 亚洲欧洲中文日韩久久av乱码| 国产精品私人自拍| 国产欧美一区二区三区在线看蜜臀 | 日韩精品一区二区三区老鸭窝 | 国产精品不卡一区二区三区|