亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? seqdet2.vo

?? 狀態機實現序列檢測VerilogHDL及其仿真
?? VO
?? 第 1 頁 / 共 2 頁
字號:
// Copyright (C) 1991-2006 Altera Corporation
// Your use of Altera Corporation's design tools, logic functions 
// and other software and tools, and its AMPP partner logic 
// functions, and any output files any of the foregoing 
// (including device programming or simulation files), and any 
// associated documentation or information are expressly subject 
// to the terms and conditions of the Altera Program License 
// Subscription Agreement, Altera MegaCore Function License 
// Agreement, or other applicable license agreement, including, 
// without limitation, that your use is for the sole purpose of 
// programming logic devices manufactured by Altera and sold by 
// Altera or its authorized distributors.  Please refer to the 
// applicable agreement for further details.

// VENDOR "Altera"
// PROGRAM "Quartus II"
// VERSION "Version 6.0 Build 178 04/27/2006 SJ Full Version"

// DATE "02/22/2009 16:39:17"

// 
// Device: Altera EP1S10F484C5 Package FBGA484
// 

// 
// This Verilog file should be used for Active-HDL (Verilog) only
// 

`timescale 1 ps/ 1 ps

module seqdet2 (
	z,
	x,
	clk,
	rst);
output 	z;
input 	x;
input 	clk;
input 	rst;

wire gnd = 1'b0;
wire vcc = 1'b1;

tri1 devclrn;
tri1 devpor;
tri0 devoe;
// synopsys translate_off
initial $sdf_annotate("seqdet2_v.sdo");
// synopsys translate_on

wire \clk~combout ;
wire \x~combout ;
wire \rst~combout ;
wire \state.K ;
wire \state.I ;
wire \state.J ;
wire \state.L ;
wire \state.IDLE ;
wire \Selector4~40 ;
wire \state.A ;
wire \state.B ;
wire \state.C ;
wire \state.D ;
wire \state.E ;
wire \state.F ;
wire \state.G ;
wire \state.H ;
wire \z~0 ;


// atom is at PIN_M20
stratix_io \clk~I (
	.datain(gnd),
	.ddiodatain(gnd),
	.oe(gnd),
	.outclk(gnd),
	.outclkena(vcc),
	.inclk(gnd),
	.inclkena(vcc),
	.areset(gnd),
	.sreset(gnd),
	.delayctrlin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.devoe(devoe),
	.combout(\clk~combout ),
	.regout(),
	.ddioregout(),
	.padio(clk),
	.dqsundelayedout());
// synopsys translate_off
defparam \clk~I .ddio_mode = "none";
defparam \clk~I .input_async_reset = "none";
defparam \clk~I .input_power_up = "low";
defparam \clk~I .input_register_mode = "none";
defparam \clk~I .input_sync_reset = "none";
defparam \clk~I .oe_async_reset = "none";
defparam \clk~I .oe_power_up = "low";
defparam \clk~I .oe_register_mode = "none";
defparam \clk~I .oe_sync_reset = "none";
defparam \clk~I .operation_mode = "input";
defparam \clk~I .output_async_reset = "none";
defparam \clk~I .output_power_up = "low";
defparam \clk~I .output_register_mode = "none";
defparam \clk~I .output_sync_reset = "none";
// synopsys translate_on

// atom is at PIN_U20
stratix_io \x~I (
	.datain(gnd),
	.ddiodatain(gnd),
	.oe(gnd),
	.outclk(gnd),
	.outclkena(vcc),
	.inclk(gnd),
	.inclkena(vcc),
	.areset(gnd),
	.sreset(gnd),
	.delayctrlin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.devoe(devoe),
	.combout(\x~combout ),
	.regout(),
	.ddioregout(),
	.padio(x),
	.dqsundelayedout());
// synopsys translate_off
defparam \x~I .ddio_mode = "none";
defparam \x~I .input_async_reset = "none";
defparam \x~I .input_power_up = "low";
defparam \x~I .input_register_mode = "none";
defparam \x~I .input_sync_reset = "none";
defparam \x~I .oe_async_reset = "none";
defparam \x~I .oe_power_up = "low";
defparam \x~I .oe_register_mode = "none";
defparam \x~I .oe_sync_reset = "none";
defparam \x~I .operation_mode = "input";
defparam \x~I .output_async_reset = "none";
defparam \x~I .output_power_up = "low";
defparam \x~I .output_register_mode = "none";
defparam \x~I .output_sync_reset = "none";
// synopsys translate_on

// atom is at PIN_M21
stratix_io \rst~I (
	.datain(gnd),
	.ddiodatain(gnd),
	.oe(gnd),
	.outclk(gnd),
	.outclkena(vcc),
	.inclk(gnd),
	.inclkena(vcc),
	.areset(gnd),
	.sreset(gnd),
	.delayctrlin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.devoe(devoe),
	.combout(\rst~combout ),
	.regout(),
	.ddioregout(),
	.padio(rst),
	.dqsundelayedout());
// synopsys translate_off
defparam \rst~I .ddio_mode = "none";
defparam \rst~I .input_async_reset = "none";
defparam \rst~I .input_power_up = "low";
defparam \rst~I .input_register_mode = "none";
defparam \rst~I .input_sync_reset = "none";
defparam \rst~I .oe_async_reset = "none";
defparam \rst~I .oe_power_up = "low";
defparam \rst~I .oe_register_mode = "none";
defparam \rst~I .oe_sync_reset = "none";
defparam \rst~I .operation_mode = "input";
defparam \rst~I .output_async_reset = "none";
defparam \rst~I .output_power_up = "low";
defparam \rst~I .output_register_mode = "none";
defparam \rst~I .output_sync_reset = "none";
// synopsys translate_on

// atom is at LC_X1_Y1_N1
stratix_lcell \state.K~I (
// Equation(s):
// \state.K  = DFFEAS(\state.B  & (!\x~combout ), GLOBAL(\clk~combout ), GLOBAL(\rst~combout ), , , , , , )

	.clk(\clk~combout ),
	.dataa(\state.B ),
	.datab(vcc),
	.datac(vcc),
	.datad(\x~combout ),
	.aclr(!\rst~combout ),
	.aload(gnd),
	.sclr(gnd),
	.sload(gnd),
	.ena(vcc),
	.cin(gnd),
	.cin0(gnd),
	.cin1(vcc),
	.inverta(gnd),
	.regcascin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.combout(),
	.regout(\state.K ),
	.cout(),
	.cout0(),
	.cout1());
// synopsys translate_off
defparam \state.K~I .lut_mask = "00AA";
defparam \state.K~I .operation_mode = "normal";
defparam \state.K~I .output_mode = "reg_only";
defparam \state.K~I .register_cascade_mode = "off";
defparam \state.K~I .sum_lutc_input = "datac";
defparam \state.K~I .synch_mode = "off";
// synopsys translate_on

// atom is at LC_X1_Y1_N6
stratix_lcell \state.I~I (
// Equation(s):
// \z~0  = \x~combout  & (\state.H )
// \state.I  = DFFEAS(\z~0 , GLOBAL(\clk~combout ), GLOBAL(\rst~combout ), , , , , , )

	.clk(\clk~combout ),
	.dataa(vcc),
	.datab(\x~combout ),
	.datac(vcc),
	.datad(\state.H ),
	.aclr(!\rst~combout ),
	.aload(gnd),
	.sclr(gnd),
	.sload(gnd),
	.ena(vcc),
	.cin(gnd),
	.cin0(gnd),
	.cin1(vcc),
	.inverta(gnd),
	.regcascin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.combout(\z~0 ),
	.regout(\state.I ),
	.cout(),
	.cout0(),
	.cout1());
// synopsys translate_off
defparam \state.I~I .lut_mask = "CC00";
defparam \state.I~I .operation_mode = "normal";
defparam \state.I~I .output_mode = "reg_and_comb";
defparam \state.I~I .register_cascade_mode = "off";
defparam \state.I~I .sum_lutc_input = "datac";
defparam \state.I~I .synch_mode = "off";
// synopsys translate_on

// atom is at LC_X1_Y1_N9
stratix_lcell \state.J~I (
// Equation(s):
// \state.J  = DFFEAS(!\x~combout  & (\state.A  # \state.I ), GLOBAL(\clk~combout ), GLOBAL(\rst~combout ), , , , , , )

	.clk(\clk~combout ),
	.dataa(vcc),
	.datab(\x~combout ),
	.datac(\state.A ),
	.datad(\state.I ),
	.aclr(!\rst~combout ),
	.aload(gnd),
	.sclr(gnd),
	.sload(gnd),
	.ena(vcc),
	.cin(gnd),
	.cin0(gnd),
	.cin1(vcc),
	.inverta(gnd),
	.regcascin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.combout(),
	.regout(\state.J ),
	.cout(),
	.cout0(),
	.cout1());
// synopsys translate_off
defparam \state.J~I .lut_mask = "3330";
defparam \state.J~I .operation_mode = "normal";
defparam \state.J~I .output_mode = "reg_only";
defparam \state.J~I .register_cascade_mode = "off";
defparam \state.J~I .sum_lutc_input = "datac";
defparam \state.J~I .synch_mode = "off";
// synopsys translate_on

// atom is at LC_X1_Y1_N5
stratix_lcell \state.L~I (
// Equation(s):
// \state.L  = DFFEAS(!\x~combout  & (\state.K  # \state.J  # \state.H ), GLOBAL(\clk~combout ), GLOBAL(\rst~combout ), , , , , , )

	.clk(\clk~combout ),
	.dataa(\x~combout ),
	.datab(\state.K ),
	.datac(\state.J ),
	.datad(\state.H ),
	.aclr(!\rst~combout ),
	.aload(gnd),
	.sclr(gnd),
	.sload(gnd),
	.ena(vcc),
	.cin(gnd),
	.cin0(gnd),
	.cin1(vcc),
	.inverta(gnd),
	.regcascin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.combout(),
	.regout(\state.L ),
	.cout(),
	.cout0(),
	.cout1());
// synopsys translate_off
defparam \state.L~I .lut_mask = "5554";
defparam \state.L~I .operation_mode = "normal";
defparam \state.L~I .output_mode = "reg_only";
defparam \state.L~I .register_cascade_mode = "off";
defparam \state.L~I .sum_lutc_input = "datac";
defparam \state.L~I .synch_mode = "off";
// synopsys translate_on

// atom is at LC_X1_Y1_N7
stratix_lcell \state.IDLE~I (
// Equation(s):
// \state.IDLE  = DFFEAS(\x~combout  # !\state.L  & \state.IDLE  & !\state.F , GLOBAL(\clk~combout ), GLOBAL(\rst~combout ), , , , , , )

	.clk(\clk~combout ),
	.dataa(\x~combout ),
	.datab(\state.L ),
	.datac(\state.IDLE ),
	.datad(\state.F ),
	.aclr(!\rst~combout ),
	.aload(gnd),
	.sclr(gnd),
	.sload(gnd),
	.ena(vcc),
	.cin(gnd),
	.cin0(gnd),
	.cin1(vcc),
	.inverta(gnd),
	.regcascin(gnd),
	.devclrn(devclrn),
	.devpor(devpor),
	.combout(),
	.regout(\state.IDLE ),
	.cout(),
	.cout0(),
	.cout1());
// synopsys translate_off
defparam \state.IDLE~I .lut_mask = "AABA";
defparam \state.IDLE~I .operation_mode = "normal";
defparam \state.IDLE~I .output_mode = "reg_only";
defparam \state.IDLE~I .register_cascade_mode = "off";
defparam \state.IDLE~I .sum_lutc_input = "datac";
defparam \state.IDLE~I .synch_mode = "off";
// synopsys translate_on

// atom is at LC_X1_Y1_N3

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
天天色 色综合| 美女在线一区二区| 国产精品护士白丝一区av| 久久精品日产第一区二区三区高清版 | 亚洲va在线va天堂| 夜夜嗨av一区二区三区四季av | 精品一区二区av| 国产麻豆成人精品| 成人午夜视频网站| 91麻豆免费在线观看| 色噜噜狠狠色综合中国| 欧美综合天天夜夜久久| 欧美日韩成人在线| 日韩精品一区二| 国产精品久久久久久久久免费桃花| 国产精品久久免费看| 亚洲第一二三四区| 免费观看成人av| 国产成人av电影在线观看| 成人av资源下载| 欧美亚洲国产一区二区三区va| 欧美区视频在线观看| 久久欧美中文字幕| 亚洲丝袜精品丝袜在线| 日韩经典中文字幕一区| 国产毛片精品一区| 欧美亚洲自拍偷拍| 久久夜色精品一区| 亚洲亚洲人成综合网络| 视频一区二区不卡| 成+人+亚洲+综合天堂| 91麻豆精品国产91久久久| 久久一区二区三区国产精品| 一区二区三区在线观看欧美 | 国产精品久久久久久久久免费桃花| 亚洲欧美成aⅴ人在线观看| 日韩精品福利网| 成人精品高清在线| 91精品国产综合久久小美女| 国产精品免费视频观看| 午夜久久久久久| aaa欧美大片| 欧美一级片在线看| 亚洲另类春色国产| 国产一区二区影院| 欧美一区二区国产| 一区二区三区四区激情 | 亚洲自拍偷拍欧美| 粉嫩一区二区三区性色av| 欧美日韩另类一区| 伊人夜夜躁av伊人久久| 国产成人免费av在线| 欧美成人a在线| 丝袜美腿成人在线| 欧美人伦禁忌dvd放荡欲情| 自拍偷拍国产亚洲| 99久久er热在这里只有精品15 | 中文字幕中文字幕在线一区| 久久丁香综合五月国产三级网站 | 欧美成人高清电影在线| 亚洲成人久久影院| 色悠悠久久综合| 亚洲视频电影在线| 99综合影院在线| 中文字幕成人av| 国产原创一区二区| 精品国产亚洲一区二区三区在线观看 | 精品少妇一区二区三区在线播放 | 亚洲乱码国产乱码精品精的特点 | 三级亚洲高清视频| 欧美午夜精品理论片a级按摩| 中文字幕一区二区三区不卡在线 | 欧美午夜免费电影| 亚洲国产精品综合小说图片区| 99re成人精品视频| 亚洲人精品午夜| 欧美中文字幕久久| 亚洲成人在线网站| 欧美剧情片在线观看| 日本不卡一区二区三区| 欧美精品丝袜中出| 精品一区二区国语对白| 久久久精品国产免费观看同学| 国产成人亚洲综合色影视| 国产欧美精品一区二区三区四区 | 欧美片网站yy| 蜜桃视频一区二区三区在线观看| 欧美大片在线观看| 大白屁股一区二区视频| 一区二区三区四区视频精品免费 | 精品一区二区三区影院在线午夜| 日韩亚洲欧美中文三级| 国产精品一卡二卡在线观看| 欧美国产精品专区| 欧美调教femdomvk| 免费看欧美女人艹b| 久久免费视频色| fc2成人免费人成在线观看播放| 亚洲免费在线观看视频| 日韩一区二区免费视频| 国产激情91久久精品导航| 亚洲伦理在线精品| 欧美大白屁股肥臀xxxxxx| 国产一区二区免费在线| 亚洲精品少妇30p| 日韩欧美自拍偷拍| 色综合久久六月婷婷中文字幕| 日韩不卡一二三区| 国产精品另类一区| 欧美一区二区三区免费大片| 国产成人8x视频一区二区| 香蕉久久夜色精品国产使用方法 | 韩国成人在线视频| 亚洲另类春色国产| 精品福利av导航| 91福利国产精品| 国产成人99久久亚洲综合精品| 亚洲午夜视频在线| 国产精品免费aⅴ片在线观看| 欧美男人的天堂一二区| 成人深夜在线观看| 久草精品在线观看| 亚洲国产一区二区在线播放| 欧美激情一区二区在线| 日韩欧美中文字幕制服| 欧美婷婷六月丁香综合色| 国产成人三级在线观看| 青青草国产精品亚洲专区无| 亚洲精品日韩综合观看成人91| 久久婷婷国产综合国色天香| 欧美伊人久久久久久久久影院 | 亚洲黄网站在线观看| 国产午夜一区二区三区| 欧美一区二区三区四区在线观看 | 欧美a级理论片| 亚洲电影一级黄| 亚洲男人都懂的| 成人免费在线播放视频| 国产精品无人区| 国产亚洲成av人在线观看导航| 日韩女优视频免费观看| 欧美一级黄色片| 欧美日韩亚洲丝袜制服| 色综合 综合色| 色综合视频在线观看| 成人av电影免费观看| 国产69精品一区二区亚洲孕妇| 久久精品999| 国产一区二区三区电影在线观看 | 亚洲综合在线五月| 一区二区三区高清| 一区二区三区精密机械公司| 亚洲视频在线一区二区| 一区二区三区四区在线| 亚洲午夜久久久久中文字幕久| 亚洲精品国久久99热| 一区二区在线观看视频在线观看| 亚洲三级在线免费| 亚洲丶国产丶欧美一区二区三区| 亚洲国产一区二区a毛片| 五月天中文字幕一区二区| 亚洲国产精品麻豆| 日韩成人精品视频| 久88久久88久久久| 成人的网站免费观看| 91免费看`日韩一区二区| 成人午夜av在线| 91在线免费播放| 欧美色区777第一页| 欧美一区在线视频| 国产日韩精品一区二区浪潮av| 国产精品乱码妇女bbbb| 一区二区三区美女| 五月天一区二区| 国产精品1区二区.| 99这里只有精品| 欧美男生操女生| 国产亚洲欧美日韩日本| 亚洲精品欧美激情| 日本一不卡视频| 成人性生交大片免费看在线播放| 色综合天天综合在线视频| 欧美福利一区二区| 久久久午夜精品理论片中文字幕| 亚洲手机成人高清视频| 全部av―极品视觉盛宴亚洲| 成人免费看的视频| 欧美一区二区三区色| 中文字幕一区av| 久久国产人妖系列| 欧美怡红院视频| 国产视频不卡一区| 五月天激情综合网| 成人av午夜影院| 欧美电视剧在线看免费| 艳妇臀荡乳欲伦亚洲一区| 国产成人免费视频| 欧美一级日韩免费不卡| 亚洲精品高清在线观看| 精品一区二区免费在线观看|