亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? loadpw.rpt

?? 利用FPGA實現的DDS
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                     f:\dds2\dds\loadpw.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2006 09:59:14

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


LOADPW


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

loadpw    EPF10K10LC84-3   11     8      0    0         0  %    11       1  %

User Pins:                 11     8      0  



Device-Specific Information:                            f:\dds2\dds\loadpw.rpt
loadpw

***** Logic for device 'loadpw' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                 P                 S     ^     
                                                 H                 Y     C     
                R  R  R  R  R  R  R     R        A  R     R  R  R  N     O     
                E  E  E  E  E  E  E     E        S  E     E  E  E  C     N     
                S  S  S  S  S  S  S  V  S  R  S  E  S  G  S  S  S  P     F     
                E  E  E  E  E  E  E  C  E  E  Y  W  E  N  E  E  E  H     _  ^  
                R  R  R  R  R  R  R  C  R  S  S  O  R  D  R  R  R  S  #  D  n  
                V  V  V  V  V  V  V  I  V  E  C  R  V  I  V  V  V  W  T  O  C  
                E  E  E  E  E  E  E  N  E  T  L  D  E  N  E  E  E  D  C  N  E  
                D  D  D  D  D  D  D  T  D  N  K  1  D  T  D  D  D  2  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | SYNCPHSWD3 
      ^nCE | 14                                                              72 | SYNCPHSWD0 
      #TDI | 15                                                              71 | SYNCPHSWD7 
PHASEWORD6 | 16                                                              70 | SYNCPHSWD1 
PHASEWORD3 | 17                                                              69 | SYNCPHSWD5 
PHASEWORD4 | 18                                                              68 | GNDINT 
PHASEWORD7 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  P  P  P  V  G  R  R  R  R  P  S  S  
                C  n  E  E  E  E  E  C  N  H  H  W  C  N  E  E  E  E  H  Y  Y  
                C  C  S  S  S  S  S  C  D  A  A  W  C  D  S  S  S  S  A  N  N  
                I  O  E  E  E  E  E  I  I  S  S  R  I  I  E  E  E  E  S  C  C  
                N  N  R  R  R  R  R  N  N  E  E  N  N  N  R  R  R  R  E  P  P  
                T  F  V  V  V  V  V  T  T  W  W     T  T  V  V  V  V  W  H  H  
                   I  E  E  E  E  E        O  O           E  E  E  E  O  S  S  
                   G  D  D  D  D  D        R  R           D  D  D  D  R  W  W  
                                           D  D                       D  D  D  
                                           0  2                       5  6  4  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                            f:\dds2\dds\loadpw.rpt
loadpw

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A20      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    0/2       7/22( 31%)   
A24      3/ 8( 37%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            13/53     ( 24%)
Total logic cells used:                         11/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.54/4    ( 88%)
Total fan-in:                                  39/2304    (  1%)

Total input pins required:                      11
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     11
Total flipflops required:                       11
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   3     11/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   3     11/0  



Device-Specific Information:                            f:\dds2\dds\loadpw.rpt
loadpw

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  42      -     -    -    --      INPUT                0    0    0    1  PHASEWORD0
  84      -     -    -    --      INPUT                0    0    0    1  PHASEWORD1
  43      -     -    -    --      INPUT                0    0    0    1  PHASEWORD2
  17      -     -    A    --      INPUT                0    0    0    1  PHASEWORD3
  18      -     -    A    --      INPUT                0    0    0    1  PHASEWORD4
  51      -     -    -    18      INPUT                0    0    0    1  PHASEWORD5
  16      -     -    A    --      INPUT                0    0    0    1  PHASEWORD6
  19      -     -    A    --      INPUT                0    0    0    1  PHASEWORD7
  44      -     -    -    --      INPUT                0    0    0    1  PWWRN
   2      -     -    -    --      INPUT                0    0    0   11  RESETN
   1      -     -    -    --      INPUT  G             0    0    0    0  SYSCLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                            f:\dds2\dds\loadpw.rpt
loadpw

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  72      -     -    A    --     OUTPUT                0    1    0    0  SYNCPHSWD0
  70      -     -    A    --     OUTPUT                0    1    0    0  SYNCPHSWD1
  78      -     -    -    24     OUTPUT                0    1    0    0  SYNCPHSWD2
  73      -     -    A    --     OUTPUT                0    1    0    0  SYNCPHSWD3
  53      -     -    -    20     OUTPUT                0    1    0    0  SYNCPHSWD4
  69      -     -    A    --     OUTPUT                0    1    0    0  SYNCPHSWD5
  52      -     -    -    19     OUTPUT                0    1    0    0  SYNCPHSWD6
  71      -     -    A    --     OUTPUT                0    1    0    0  SYNCPHSWD7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                            f:\dds2\dds\loadpw.rpt
loadpw

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    A    20       DFFE   +            2    0    0    2  pwwrnm (:28)
   -      6     -    A    20       DFFE   +            1    1    0    1  pwwrns (:29)
   -      2     -    A    20       DFFE   +            1    2    0    8  load (:30)
   -      4     -    A    24       DFFE   +            2    1    1    0  phswd7 (:31)
   -      5     -    A    20       DFFE   +            2    1    1    0  phswd6 (:32)
   -      7     -    A    20       DFFE   +            2    1    1    0  phswd5 (:33)
   -      3     -    A    20       DFFE   +            2    1    1    0  phswd4 (:34)
   -      1     -    A    20       DFFE   +            2    1    1    0  phswd3 (:35)
   -      1     -    A    24       DFFE   +            2    1    1    0  phswd2 (:36)
   -      8     -    A    20       DFFE   +            2    1    1    0  phswd1 (:37)
   -      2     -    A    24       DFFE   +            2    1    1    0  phswd0 (:38)


Code:

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产99久久久国产精品免费看| 日韩一级片网址| 欧美精品粉嫩高潮一区二区| 日韩欧美国产一区在线观看| 国产精品久久久久影院色老大| 日韩高清不卡一区| www.日韩精品| 久久久久国产精品厨房| 亚洲自拍偷拍欧美| 丁香婷婷深情五月亚洲| 91精品国产入口| 亚洲一区二区三区在线播放| 丁香网亚洲国际| 精品日韩在线一区| 日韩和欧美一区二区| 色偷偷成人一区二区三区91 | 欧美aⅴ一区二区三区视频| 不卡av电影在线播放| 久久久久久久网| 蜜臀av性久久久久蜜臀aⅴ| 91麻豆视频网站| 欧美国产精品中文字幕| 国产乱码精品一区二区三区忘忧草 | 久久久夜色精品亚洲| 亚洲一级片在线观看| 91精品1区2区| 亚洲三级电影全部在线观看高清| 美腿丝袜亚洲一区| 91精品国产色综合久久不卡电影| 亚洲一区电影777| 欧美色欧美亚洲另类二区| 亚洲视频 欧洲视频| 91视频免费看| 亚洲天堂网中文字| 91久久免费观看| 亚洲成人一区在线| 欧美日韩二区三区| 日本91福利区| 精品国产亚洲一区二区三区在线观看 | 国产成人精品免费一区二区| 日韩欧美国产综合在线一区二区三区| 亚洲高清免费在线| 欧美肥妇毛茸茸| 免费成人在线视频观看| 精品久久一二三区| 国产福利一区在线| 中文字幕不卡一区| 99久久精品免费| 亚洲中国最大av网站| 正在播放一区二区| 精油按摩中文字幕久久| 欧美韩日一区二区三区| 91在线观看视频| 国产一区二区三区香蕉| 国产日韩精品一区| 色狠狠一区二区| 日韩成人精品在线观看| 国产丝袜欧美中文另类| 色婷婷久久久久swag精品| 婷婷夜色潮精品综合在线| 精品999在线播放| 97se亚洲国产综合自在线不卡 | 一本一道久久a久久精品| 亚洲高清一区二区三区| 精品国产91久久久久久久妲己| 国产99久久久国产精品潘金| 一区二区三区在线看| 日韩一区二区三免费高清| 成人高清视频免费观看| 无吗不卡中文字幕| 国产清纯美女被跳蛋高潮一区二区久久w| 成人18精品视频| 日韩高清不卡在线| 国产精品久久久久久久久搜平片 | 三级久久三级久久| 中文字幕的久久| 欧美一区二区三区四区五区| 成人av在线影院| 美女视频黄免费的久久 | 一区2区3区在线看| 欧美zozo另类异族| 欧美性受xxxx黑人xyx性爽| 激情亚洲综合在线| 亚洲一区二区视频在线| 国产欧美精品一区| 欧美一区二区三区四区在线观看| 成人免费高清视频在线观看| 亚洲第一会所有码转帖| 国产精品久久免费看| 久久综合狠狠综合久久综合88| 欧美日韩一区久久| av不卡一区二区三区| 国产一区不卡精品| 丝袜诱惑制服诱惑色一区在线观看| 国产精品视频第一区| 亚洲精品一区二区三区福利| 欧美日韩国产首页在线观看| 色婷婷综合久久久久中文| 粉嫩欧美一区二区三区高清影视| 久久99久久99| 日韩精品一二区| 国产精品一区免费视频| 五月天亚洲精品| 亚洲www啪成人一区二区麻豆| 国产精品成人网| 国产欧美综合在线| 国产欧美一区二区三区在线看蜜臀| 日韩欧美一区二区久久婷婷| 欧美精三区欧美精三区| 欧美日韩精品三区| 在线电影欧美成精品| 欧美日韩一二三区| 欧美精品777| 欧美一区二区三区影视| 日韩欧美国产综合一区| 欧美电影免费观看完整版| 亚洲高清免费一级二级三级| 欧美性色aⅴ视频一区日韩精品| 日韩有码一区二区三区| 91精品蜜臀在线一区尤物| 懂色av一区二区三区免费看| 亚洲午夜激情av| 中文字幕二三区不卡| 在线欧美小视频| 黑人精品欧美一区二区蜜桃| 午夜精品久久久久久久蜜桃app| 日韩一区二区免费在线观看| 在线观看亚洲精品视频| 久久国产精品99久久久久久老狼| 欧美激情一区二区三区四区| 成人免费看的视频| 欧美一区二区三区视频| 午夜欧美一区二区三区在线播放| 国产一区二区三区在线看麻豆| 国产精品国产a| 中文字幕亚洲视频| 一区二区三区色| 日本不卡一区二区三区| 国产一区二区三区四区五区美女| 成人动漫视频在线| 欧美三级日韩在线| 精品国精品国产| ●精品国产综合乱码久久久久| 夜夜揉揉日日人人青青一国产精品| 亚洲成人免费电影| 久久99蜜桃精品| av一区二区不卡| 欧美高清你懂得| 国产婷婷一区二区| 亚洲成人在线网站| 国产河南妇女毛片精品久久久| 久久夜色精品国产欧美乱极品| 久久一区二区三区四区| 日本91福利区| 色激情天天射综合网| 欧美一区二区大片| 国产精品美女一区二区在线观看| 国产欧美日韩在线| 五月婷婷久久综合| 国产ts人妖一区二区| 欧洲一区二区av| 国产欧美日本一区视频| 久久精品视频在线看| 亚洲成a人在线观看| 欧美在线免费播放| 国产美女视频91| 在线观看欧美日本| 久久精品一区蜜桃臀影院| 亚洲午夜电影在线| 粉嫩av一区二区三区| 这里只有精品视频在线观看| 亚洲欧美日韩电影| 国产aⅴ综合色| 2欧美一区二区三区在线观看视频 337p粉嫩大胆噜噜噜噜噜91av | 亚洲一区在线观看免费观看电影高清| 一区二区成人在线| av在线不卡电影| 日韩一二三区视频| 爽好多水快深点欧美视频| 色综合天天综合| 国产精品蜜臀在线观看| 国产一区二区在线观看免费| 777午夜精品免费视频| 尤物视频一区二区| 91农村精品一区二区在线| 欧美极品xxx| 国产高清不卡二三区| 久久免费美女视频| 国产在线国偷精品产拍免费yy| 日韩一区二区三区免费看| 日韩和欧美一区二区三区| 欧美三级一区二区| 亚洲第一狼人社区| 欧美日韩国产区一| 性久久久久久久久久久久| 欧美日韩中文另类| 亚洲成人黄色小说| 91麻豆精品国产91久久久久 | 欧美一区二区三区在线观看视频| 亚洲成a人片在线不卡一二三区|