亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? phasemod.rpt

?? 利用FPGA實現的DDS
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   f:\dds2\dds\phasemod.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2006 09:53:00

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


PHASEMOD


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

phasemod  EPF10K10LC84-3   18     10     0    0         0  %    17       2  %

User Pins:                 18     10     0  



Project Information                                   f:\dds2\dds\phasemod.rpt

** FILE HIERARCHY **



|lpm_add_sub:Adder|
|lpm_add_sub:Adder|addcore:adder|
|lpm_add_sub:Adder|altshift:result_ext_latency_ffs|
|lpm_add_sub:Adder|altshift:carry_ext_latency_ffs|
|lpm_add_sub:Adder|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

***** Logic for device 'phasemod' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                            M                                            C     
                R  R  R     O  R        R           R     R  R  R  R     O     
                E  E  E     D  E        E           E     E  E  E  E     N     
                S  S  S     P  S  P  V  S  R  S  P  S  G  S  S  S  S     F     
                E  E  E     H  E  H  C  E  E  Y  H  E  N  E  E  E  E     _  ^  
                R  R  R  M  A  R  A  C  R  S  S  A  R  D  R  R  R  R  #  D  n  
                V  V  V  S  S  V  S  I  V  E  C  S  V  I  V  V  V  V  T  O  C  
                E  E  E  I  E  E  E  N  E  T  L  E  E  N  E  E  E  E  C  N  E  
                D  D  D  N  5  D  2  T  D  N  K  0  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
 MODPHASE4 | 19                                                              67 | SYNCPHSWD1 
    VCCINT | 20                                                              66 | PHASE1 
 MODPHASE0 | 21                                                              65 | PHASE3 
SYNCPHSWD2 | 22                        EPF10K10LC84-3                        64 | SYNCPHSWD3 
 MODPHASE1 | 23                                                              63 | VCCINT 
 MODPHASE2 | 24                                                              62 | SYNCPHSWD6 
 MODPHASE3 | 25                                                              61 | PHASE6 
    GNDINT | 26                                                              60 | PHASE5 
SYNCPHSWD7 | 27                                                              59 | PHASE7 
 MODPHASE7 | 28                                                              58 | SYNCPHSWD5 
 MODPHASE6 | 29                                                              57 | #TMS 
      MCOS | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  P  S  S  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  H  Y  Y  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  A  N  N  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  S  C  C  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  E  P  P  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  4  H  H  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E           S  S        E  E  E  E  E  E  E  
                   G  D  D  D  D  D           W  W        D  D  D  D  D  D  D  
                                              D  D                             
                                              0  4                             


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       4/22( 18%)   
B11      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       9/22( 40%)   
C3       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            22/53     ( 41%)
Total logic cells used:                         17/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                  58/2304    (  2%)

Total input pins required:                      18
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     17
Total flipflops required:                        9
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  
 B:      0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  

Total:   0   0   8   0   0   0   1   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     17/0  



Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  84      -     -    -    --      INPUT                0    0    0    3  PHASE0
  66      -     -    B    --      INPUT                0    0    0    2  PHASE1
   5      -     -    -    05      INPUT                0    0    0    2  PHASE2
  65      -     -    B    --      INPUT                0    0    0    2  PHASE3
  42      -     -    -    --      INPUT                0    0    0    2  PHASE4
  60      -     -    C    --      INPUT                0    0    0    2  PHASE5
  61      -     -    C    --      INPUT                0    0    0    2  PHASE6
  59      -     -    C    --      INPUT                0    0    0    2  PHASE7
   2      -     -    -    --      INPUT                0    0    0    9  RESETN
  43      -     -    -    --      INPUT                0    0    0    3  SYNCPHSWD0
  67      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD1
  22      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD2
  64      -     -    B    --      INPUT                0    0    0    2  SYNCPHSWD3
  44      -     -    -    --      INPUT                0    0    0    2  SYNCPHSWD4
  58      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD5
  62      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD6
  27      -     -    C    --      INPUT                0    0    0    2  SYNCPHSWD7
   1      -     -    -    --      INPUT  G             0    0    0    0  SYSCLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  30      -     -    C    --     OUTPUT                0    1    0    0  MCOS
  21      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE0
  23      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE1
  24      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE2
  25      -     -    B    --     OUTPUT                0    1    0    0  MODPHASE3
  19      -     -    A    --     OUTPUT                0    1    0    0  MODPHASE4
   7      -     -    -    03     OUTPUT                0    1    0    0  MODPHASE5
  29      -     -    C    --     OUTPUT                0    1    0    0  MODPHASE6
  28      -     -    C    --     OUTPUT                0    1    0    0  MODPHASE7
   8      -     -    -    03     OUTPUT                0    1    0    0  MSIN


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    B    11        OR2                4    0    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry1
   -      5     -    B    11        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry2
   -      7     -    B    11        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry3
   -      2     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry4
   -      6     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry5
   -      8     -    C    03        OR2                2    1    0    2  |lpm_add_sub:Adder|addcore:adder|pcarry6
   -      2     -    B    11       AND2                2    0    0    1  |lpm_add_sub:Adder|addcore:adder|:114
   -      4     -    C    03       DFFE   +s           3    1    1    0  mphsreg7~1 (~39~1)
   -      3     -    C    03       DFFE   +            3    1    1    1  mphsreg7 (:39)
   -      5     -    C    03       DFFE   +            3    1    1    1  mphsreg6 (:40)
   -      1     -    C    03       DFFE   +            3    1    1    0  mphsreg5 (:41)
   -      7     -    A    07       DFFE   +            3    1    1    0  mphsreg4 (:42)
   -      8     -    B    11       DFFE   +            3    1    1    0  mphsreg3 (:43)
   -      6     -    B    11       DFFE   +            3    1    1    0  mphsreg2 (:44)
   -      4     -    B    11       DFFE   +            3    1    1    0  mphsreg1 (:45)
   -      1     -    B    11       DFFE   +            3    0    1    0  mphsreg0 (:46)
   -      7     -    C    03        OR2                0    2    1    0  :263


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                          f:\dds2\dds\phasemod.rpt
phasemod

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     2/ 48(  4%)     0/ 48(  0%)    0/16(  0%)      1/16(  6%)     0/16(  0%)
B:       6/ 96(  6%)     4/ 48(  8%)     0/ 48(  0%)    5/16( 31%)      4/16( 25%)     0/16(  0%)
C:       7/ 96(  7%)     3/ 48(  6%)     0/ 48(  0%)    6/16( 37%)      3/16( 18%)     0/16(  0%)


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美人体做爰大胆视频| 国产欧美一区二区精品久导航| 老司机精品视频在线| 国产精品久久三区| 精品少妇一区二区三区日产乱码 | 五月婷婷欧美视频| 国产精品天干天干在观线| 欧美一区二区视频网站| 色综合天天做天天爱| 国产精品一区二区三区99| 日本不卡视频在线| 亚洲综合在线视频| 中文字幕视频一区| 国产日产欧美一区二区视频| 日韩限制级电影在线观看| 欧美综合一区二区| 91在线视频官网| 国产91精品欧美| 国产九色sp调教91| 精品一区二区在线视频| 婷婷中文字幕一区三区| 亚洲精品免费在线播放| 国产精品视频麻豆| 国产偷v国产偷v亚洲高清| 亚洲精品在线观看网站| 日韩一区二区视频| 日韩一区二区三区高清免费看看 | 欧美激情一区二区在线| 欧美精品一区视频| 日韩精品中午字幕| 日韩欧美你懂的| 欧美一级黄色片| 欧美一区二区女人| 91 com成人网| 91精品国产欧美一区二区| 欧美日韩精品一区二区三区 | 国产视频一区二区在线| 欧美精品一区二区三区蜜桃视频| 日韩一区二区三区观看| 日韩精品一区二区在线观看| 日韩一区二区麻豆国产| 日韩欧美一区二区在线视频| 日韩午夜av电影| 91精品国产一区二区三区| 欧美一区二区视频在线观看| 欧美一二三区在线观看| 精品久久久久久久人人人人传媒 | 亚洲欧美偷拍三级| 亚洲视频综合在线| 亚洲综合小说图片| 天堂精品中文字幕在线| 免费av网站大全久久| 激情综合色综合久久| 国产精品77777竹菊影视小说| 国产mv日韩mv欧美| 91免费视频观看| 欧美久久久久免费| 精品国产一区二区三区av性色| 久久久久久久久久久黄色| 中文字幕久久午夜不卡| 亚洲欧美韩国综合色| 日韩不卡一二三区| 国产乱妇无码大片在线观看| jvid福利写真一区二区三区| 欧美色中文字幕| 精品久久国产字幕高潮| 国产精品白丝在线| 日韩成人dvd| 成人黄动漫网站免费app| 在线观看免费一区| 精品sm捆绑视频| 亚洲精品亚洲人成人网在线播放| 丝袜脚交一区二区| 国产丶欧美丶日本不卡视频| 91久久线看在观草草青青| 91精品国产综合久久精品麻豆| 国产亚洲综合色| 亚洲国产另类av| 国产精品自拍三区| 欧美日韩视频在线一区二区| 国产欧美日韩久久| 偷拍与自拍一区| 国产91色综合久久免费分享| 欧美吞精做爰啪啪高潮| 国产欧美日韩三区| 日韩国产欧美在线播放| 成人国产精品免费观看动漫 | 亚洲天堂2016| 精品一区二区三区在线观看| 色偷偷久久一区二区三区| 精品第一国产综合精品aⅴ| 亚洲一区二区欧美日韩| 国产99精品国产| 91精品一区二区三区久久久久久| 国产精品视频一区二区三区不卡| 日日摸夜夜添夜夜添亚洲女人| 成人app下载| 欧美精品一区二区久久久| 亚洲第一在线综合网站| 99re这里只有精品视频首页| 欧美xxxxx牲另类人与| 亚洲一区在线看| 不卡的看片网站| 精品国产精品网麻豆系列| 亚洲成人自拍一区| 一本一道波多野结衣一区二区| 国产欧美一区视频| 久久91精品久久久久久秒播| 欧美无人高清视频在线观看| 自拍av一区二区三区| 国产精品1区2区| 337p粉嫩大胆色噜噜噜噜亚洲 | 国产一区二区三区日韩| 欧美精品乱码久久久久久| 亚洲狠狠丁香婷婷综合久久久| 成人免费视频一区| 久久影音资源网| 美女视频黄 久久| 91精品国产综合久久福利软件| 亚洲福利国产精品| 日本道色综合久久| 亚洲乱码日产精品bd| 成人精品一区二区三区四区| 久久综合久久久久88| 久88久久88久久久| 日韩三级av在线播放| 日韩电影一区二区三区| 欧美一区二区三区视频免费 | 在线视频国产一区| 亚洲精品中文在线观看| 91激情五月电影| 一级日本不卡的影视| 91黄色小视频| 五月婷婷久久综合| 3atv一区二区三区| 免费观看一级特黄欧美大片| 日韩精品在线网站| 国产精品白丝jk白祙喷水网站 | 亚洲成在人线免费| 欧美日韩高清一区二区三区| 爽爽淫人综合网网站| 欧美一区二区三区系列电影| 日本亚洲免费观看| 精品国产乱码久久久久久影片| 黄色精品一二区| 国产日韩欧美亚洲| 97成人超碰视| 亚洲超碰97人人做人人爱| 欧美裸体一区二区三区| 看国产成人h片视频| 日本一区二区在线不卡| av网站一区二区三区| 亚洲综合精品自拍| 91精品国产综合久久久久久久久久| 免费精品99久久国产综合精品| 精品国产污污免费网站入口| 国产精品小仙女| 亚洲免费在线电影| 欧美电影在哪看比较好| 国产综合久久久久久鬼色| 国产精品女主播av| 欧美浪妇xxxx高跟鞋交| 黄色日韩网站视频| 亚洲天堂2016| 91精品麻豆日日躁夜夜躁| 国产美女精品在线| 最好看的中文字幕久久| 91精品国产色综合久久不卡蜜臀| 精品中文字幕一区二区| 成人欧美一区二区三区| 91精品一区二区三区久久久久久| 国产精品1区二区.| 五月天网站亚洲| 久久综合五月天婷婷伊人| 日本道在线观看一区二区| 久久国产精品72免费观看| 中文字幕五月欧美| 日韩视频一区二区三区在线播放| 成人app网站| 久久精品72免费观看| 亚洲精品大片www| 久久亚洲精精品中文字幕早川悠里| 91原创在线视频| 狠狠色丁香久久婷婷综合_中| 亚洲欧美偷拍三级| 久久免费视频色| 欧美日韩一区二区三区四区| 国产精品99久久久久久宅男| 午夜电影一区二区三区| 亚洲欧洲三级电影| 日韩精品一区二区三区视频| 在线免费亚洲电影| 国产成人一区二区精品非洲| 日韩av一级片| 亚洲精品videosex极品| 亚洲国产精品v| 精品毛片乱码1区2区3区| 欧美日韩国产美女| 99热在这里有精品免费| 激情五月激情综合网|