亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_test.srr

?? 自己實用Verilog編寫的UART程序
?? SRR
?? 第 1 頁 / 共 3 頁
字號:
#Build: Synplify 8.6.2H, Build 017R, Dec  7 2006
#install: D:\Actel\Libero7.3\Synplify\Synplify_862H
#OS: Windows XP 5.1
#Hostname: LIUYINHUA

#Mon Apr 16 08:47:58 2007

$ Start of Compile
#Mon Apr 16 08:47:58 2007

Synplicity Verilog Compiler, version 3.7, Build 090R, built Nov 17 2006
Copyright (C) 1994-2006, Synplicity Inc.  All Rights Reserved

@I::"D:\Actel\Libero7.3\Synplify\Synplify_862H\lib\proasic\proasic3.v"
@I::"C:\Actelprj\ProASIC3\UART\hdl\rec.v"
@I::"C:\Actelprj\ProASIC3\UART\hdl\send.v"
@I::"C:\Actelprj\ProASIC3\UART\hdl\uart_test.v"
Verilog syntax check successful!
Options changed - recompiling
Selecting top level module uart_test
@N: CG364 :"C:\Actelprj\ProASIC3\UART\hdl\rec.v":5:7:5:9|Synthesizing module rec

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\rec.v":37:0:37:5|Pruning bit <9> of UartBuff_6[9:0] - not in use ...

@N: CG364 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":6:7:6:10|Synthesizing module send

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <9> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <8> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <7> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <6> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <5> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <4> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <3> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <2> of Datainbuf2_6[9:0] - not in use ...

@W: CL170 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":54:0:54:5|Pruning bit <1> of Datainbuf2_6[9:0] - not in use ...

@W: CL189 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":42:0:42:5|Register bit Datainbuf[0] is always 0, optimizing ...
@W: CL189 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":42:0:42:5|Register bit Datainbuf[9] is always 1, optimizing ...
@W: CL171 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":42:0:42:5|Pruning Register bit <9> of Datainbuf[9:0] 

@W: CL171 :"C:\Actelprj\ProASIC3\UART\hdl\send.v":42:0:42:5|Pruning Register bit <0> of Datainbuf[9:0] 

@N: CG364 :"C:\Actelprj\ProASIC3\UART\hdl\uart_test.v":5:7:5:15|Synthesizing module uart_test

@END
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
# Mon Apr 16 08:47:59 2007

###########################################################]
Synplicity Proasic Technology Mapper, Version 9.0.0, Build 368R, Built Nov 27 2006 12:29:38
Copyright (C) 1994-2006, Synplicity Inc.  All Rights Reserved
Product Version Version 8.6.2H
@N: MF249 |Running in 32-bit mode.


RTL optimization done.

Finished RTL optimizations (Time elapsed 0h:00m:00s; Memory used current: 42MB peak: 44MB)
@N: MF238 :"c:\actelprj\proasic3\uart\hdl\uart_test.v":33:16:33:28|Found 8 bit incrementor, 'senddata_1[7:0]'
@N: MF238 :"c:\actelprj\proasic3\uart\hdl\rec.v":26:6:26:14|Found 16 bit incrementor, 'un3_cnt_1[15:0]'
@N: MF238 :"c:\actelprj\proasic3\uart\hdl\rec.v":54:11:54:21|Found 4 bit incrementor, 'un7_count_1[3:0]'
@W: BN116 :"c:\actelprj\proasic3\uart\hdl\rec.v":37:0:37:5|Removing sequential instance UartBuff[0] of view:PrimLib.dff(prim) because there are no references to its outputs 
@N: MF238 :"c:\actelprj\proasic3\uart\hdl\send.v":35:6:35:14|Found 16 bit incrementor, 'un3_cnt_1[15:0]'

Finished factoring (Time elapsed 0h:00m:01s; Memory used current: 43MB peak: 44MB)

Finished generic timing optimizations - Pass 1 (Time elapsed 0h:00m:01s; Memory used current: 43MB peak: 45MB)

Starting Early Timing Optimization (Time elapsed 0h:00m:01s; Memory used current: 43MB peak: 45MB)

Finished Early Timing Optimization (Time elapsed 0h:00m:01s; Memory used current: 43MB peak: 45MB)

Finished generic timing optimizations - Pass 2 (Time elapsed 0h:00m:01s; Memory used current: 43MB peak: 45MB)

Finished preparing to map (Time elapsed 0h:00m:02s; Memory used current: 44MB peak: 45MB)

High Fanout Net Report
**********************

Driver Instance / Pin Name     Fanout, notes
--------------------------------------------
uartrec.clkout / Y             15           
============================================

Promoting Net clock_c on CLKBUF  clock_pad
Buffering clksend, fanout 16 segments 2
Replicating clkrec, fanout 15 segments 2

Finished technology mapping (Time elapsed 0h:00m:02s; Memory used current: 43MB peak: 45MB)

Finished technology timing optimizations and critical path resynthesis (Time elapsed 0h:00m:02s; Memory used current: 43MB peak: 45MB)

Added 1 Buffers
Added 1 Cells via replication

Finished restoring hierarchy (Time elapsed 0h:00m:02s; Memory used current: 43MB peak: 45MB)
Writing Analyst data base C:\Actelprj\ProASIC3\UART\synthesis\uart_test.srm
@N: BN225 |Writing default property annotation file C:\Actelprj\ProASIC3\UART\synthesis\uart_test.map.
Writing EDIF Netlist and constraint files
Found clock uart_test|clock with period 10.00ns 
Found clock rec|RI_inferred_clock with period 10.00ns 
Found clock send|clkout_inferred_clock with period 10.00ns 


##### START OF TIMING REPORT #####[
# Timing Report written on Mon Apr 16 08:48:07 2007
#


Top view:               uart_test
Library name:           PA3
Operating conditions:   COMWC-2 ( T = 70.0, V = 1.40, P = 1.33, tree_type = balanced_tree )
Requested Frequency:    100.0 MHz
Wire load mode:         top
Wire load model:        PA3
Paths requested:        5
Constraint File(s):    
@N: MT195 |This timing report estimates place and route data. Please look at the place and route timing report for final timing..

@N: MT197 |Clock constraints cover only FF-to-FF paths associated with the clock..



Performance Summary 
*******************


Worst slack in design: -0.588

                               Requested     Estimated     Requested     Estimated                Clock        Clock              
Starting Clock                 Frequency     Frequency     Period        Period        Slack      Type         Group              
----------------------------------------------------------------------------------------------------------------------------------
send|clkout_inferred_clock     100.0 MHz     734.0 MHz     10.000        1.362         8.638      inferred     Inferred_clkgroup_2
uart_test|clock                100.0 MHz     94.5 MHz      10.000        10.588        -0.588     inferred     Inferred_clkgroup_1
==================================================================================================================================





Clock Relationships
*******************

Clocks                                                  |    rise  to  rise    |    fall  to  fall   |    rise  to  fall   |    fall  to  rise 
-----------------------------------------------------------------------------------------------------------------------------------------------
Starting                    Ending                      |  constraint  slack   |  constraint  slack  |  constraint  slack  |  constraint  slack
-----------------------------------------------------------------------------------------------------------------------------------------------
rec|RI_inferred_clock       uart_test|clock             |  Diff grp    -       |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             rec|RI_inferred_clock       |  Diff grp    -       |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             uart_test|clock             |  10.000      -0.588  |  No paths    -      |  No paths    -      |  No paths    -    
send|clkout_inferred_clock  uart_test|clock             |  Diff grp    -       |  No paths    -      |  No paths    -      |  No paths    -    
send|clkout_inferred_clock  send|clkout_inferred_clock  |  10.000      8.638   |  No paths    -      |  No paths    -      |  No paths    -    
===============================================================================================================================================
 Note: 'No paths' indicates there are no paths in the design for that pair of clock edges.
       'Diff grp' indicates that paths exist but the starting clock and ending clock are in different clock groups.



Interface Information 
*********************

		No IO constraint found 



====================================
Detailed Report for Clock: send|clkout_inferred_clock
====================================



Starting Points with Worst Slack
********************************

             Starting                                                  Arrival          
Instance     Reference                      Type     Pin     Net       Time        Slack
             Clock                                                                      
----------------------------------------------------------------------------------------
WR_R1        send|clkout_inferred_clock     DFN1     Q       WR_R1     0.483       8.638
WR_R2        send|clkout_inferred_clock     DFN1     Q       WR_R2     0.483       8.638
========================================================================================


Ending Points with Worst Slack
******************************

             Starting                                                  Required          
Instance     Reference                      Type     Pin     Net       Time         Slack
             Clock                                                                       
-----------------------------------------------------------------------------------------
WR_R2        send|clkout_inferred_clock     DFN1     D       WR_R1     9.590        8.638
WR_R3        send|clkout_inferred_clock     DFN1     D       WR_R2     9.590        8.638
=========================================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
麻豆精品在线看| 视频一区二区欧美| 久久人人爽爽爽人久久久| 91精品国产综合久久久久久久久久| 91一区一区三区| 91丨九色porny丨蝌蚪| 成人精品视频.| 91丨九色丨尤物| 欧美性大战久久久久久久| 欧美日韩国产免费| 欧美一区二区日韩一区二区| 日韩三级视频中文字幕| 欧美sm美女调教| 337p日本欧洲亚洲大胆精品| 久久精品视频免费观看| 国产精品沙发午睡系列990531| 中文字幕一区二区三区在线不卡| 亚洲图片另类小说| 亚洲国产综合视频在线观看| 另类综合日韩欧美亚洲| 国产精品一品二品| 91免费精品国自产拍在线不卡| 在线免费观看日本欧美| 欧美一级免费观看| www成人在线观看| 亚洲天堂精品视频| 蜜桃精品视频在线| 国产98色在线|日韩| 欧洲激情一区二区| 日韩欧美国产综合一区| 国产精品不卡视频| 日韩av高清在线观看| 国产大片一区二区| 欧美日韩一区二区三区免费看| 精品久久久久一区| 一区二区三区国产精华| 久久国产精品72免费观看| www.亚洲国产| 日韩一区二区三区在线观看| 国产精品毛片高清在线完整版| 日韩精品一级二级| 94-欧美-setu| 精品国产乱码久久久久久老虎| 一区二区三区免费网站| 亚洲成av人片| 不卡的av网站| 日韩三级中文字幕| 亚洲国产色一区| 成人国产精品免费观看| 日韩一区二区三区视频在线观看 | 欧美精品一区二区久久久| 国产精品国产自产拍在线| 青青国产91久久久久久| 一本大道久久a久久精二百| 精品伦理精品一区| 亚洲va在线va天堂| 91免费看片在线观看| 国产日韩欧美一区二区三区综合 | 国产乱色国产精品免费视频| 欧美三级乱人伦电影| 亚洲色图20p| 国产精品资源站在线| 欧美白人最猛性xxxxx69交| 亚洲mv大片欧洲mv大片精品| 色综合天天在线| 国产精品理伦片| 成人午夜激情影院| 国产亚洲va综合人人澡精品| 国产一区二区影院| 精品日韩一区二区三区| 久久99国产精品免费网站| 欧美一区二区三区四区视频| 日本午夜一本久久久综合| 欧美日韩视频在线一区二区 | 韩国女主播成人在线| 日韩午夜精品电影| 免费久久精品视频| 日韩一区二区免费电影| 久久精品久久久精品美女| 日韩美一区二区三区| 国精产品一区一区三区mba视频 | 亚洲天堂福利av| 日本高清不卡视频| 午夜视频一区二区| 日韩国产精品久久久久久亚洲| 欧洲人成人精品| 婷婷一区二区三区| 日韩精品资源二区在线| 精品无码三级在线观看视频| 2欧美一区二区三区在线观看视频| 国产精品综合一区二区| 精品国产百合女同互慰| 久久狠狠亚洲综合| 精品美女一区二区| 成人三级在线视频| 亚洲综合网站在线观看| 欧美一区二区视频在线观看2022| 国产曰批免费观看久久久| 亚洲国产精品国自产拍av| 91丨九色丨国产丨porny| 亚洲小说欧美激情另类| 日韩欧美在线一区二区三区| 国产一区欧美日韩| 亚洲精品少妇30p| 欧美猛男gaygay网站| 经典三级一区二区| 中文字幕一区二区三区在线播放| 在线亚洲免费视频| 久久 天天综合| 亚洲欧美日韩一区二区| 欧美一级久久久久久久大片| 国产91精品一区二区麻豆网站 | 久久久三级国产网站| 国产激情一区二区三区四区 | 欧美一区二区三区精品| 国产成人啪午夜精品网站男同| 亚洲欧美另类在线| 久久综合久久综合亚洲| 91网上在线视频| 久久黄色级2电影| 亚洲在线中文字幕| 国产婷婷色一区二区三区四区| 色欧美片视频在线观看| 国产v日产∨综合v精品视频| 日产欧产美韩系列久久99| 亚洲免费在线视频| 久久毛片高清国产| 欧美一区午夜视频在线观看| 91老司机福利 在线| 国产乱码一区二区三区| 免费一级片91| 午夜视频在线观看一区二区| 亚洲免费观看视频| 国产三级三级三级精品8ⅰ区| 这里只有精品免费| 欧美亚洲免费在线一区| 91免费观看视频在线| 国产高清成人在线| 国产综合色在线视频区| 久久成人免费日本黄色| 婷婷开心激情综合| 亚洲电影第三页| 亚洲午夜av在线| 亚洲一二三四区不卡| 亚洲精品免费看| 亚洲日韩欧美一区二区在线| 国产精品人人做人人爽人人添| 久久先锋影音av鲁色资源网| 欧美成人精品高清在线播放| 欧美一级久久久| 日韩欧美国产高清| 91精品国产色综合久久ai换脸| 欧美精品在线视频| 91超碰这里只有精品国产| 欧美精品在线观看一区二区| 欧美日韩免费高清一区色橹橹| 色999日韩国产欧美一区二区| 99久久国产综合精品女不卡| 色爱区综合激月婷婷| 99精品久久只有精品| fc2成人免费人成在线观看播放| 成人一区在线观看| 成人伦理片在线| 成人精品国产免费网站| 99久久99久久综合| 色综合视频在线观看| 91黄色小视频| 欧美性大战久久久久久久| 欧美日本一区二区在线观看| 欧美久久久一区| 精品欧美黑人一区二区三区| 久久亚洲精品国产精品紫薇 | 99re热这里只有精品视频| a4yy欧美一区二区三区| 在线观看欧美日本| 日韩欧美一级精品久久| 国产三级一区二区三区| 亚洲视频在线观看三级| 午夜精品久久久久| 国产伦精一区二区三区| 99精品在线观看视频| 欧美一区二区三区四区五区 | 久久久久久久久久电影| 18欧美乱大交hd1984| 日韩国产欧美在线视频| 国产米奇在线777精品观看| 91蜜桃在线观看| 欧美不卡视频一区| 国产精品成人在线观看| 日日摸夜夜添夜夜添国产精品 | 欧美性一二三区| 久久综合色鬼综合色| 亚洲精品视频观看| 精品一区二区日韩| 日本丰满少妇一区二区三区| 欧美va亚洲va在线观看蝴蝶网| 亚洲免费色视频| 国产成人免费视频一区| 欧美日韩免费观看一区二区三区| 国产日本亚洲高清|