?? counter.vhd
字號:
--------------------------------------------------------------------------------
-- This file is owned and controlled by Xilinx and must be used --
-- solely for design, simulation, implementation and creation of --
-- design files limited to Xilinx devices or technologies. Use --
-- with non-Xilinx devices or technologies is expressly prohibited --
-- and immediately terminates your license. --
-- --
-- XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" --
-- SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR --
-- XILINX DEVICES. BY PROVIDING THIS DESIGN, CODE, OR INFORMATION --
-- AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION --
-- OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS --
-- IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT, --
-- AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE --
-- FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY DISCLAIMS ANY --
-- WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE --
-- IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR --
-- REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF --
-- INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS --
-- FOR A PARTICULAR PURPOSE. --
-- --
-- Xilinx products are not intended for use in life support --
-- appliances, devices, or systems. Use in such applications are --
-- expressly prohibited. --
-- --
-- (c) Copyright 1995-2006 Xilinx, Inc. --
-- All rights reserved. --
--------------------------------------------------------------------------------
-- You must compile the wrapper file counter.vhd when simulating
-- the core, counter. When compiling the wrapper file, be sure to
-- reference the XilinxCoreLib VHDL simulation library. For detailed
-- instructions, please refer to the "CORE Generator Help".
-- The synopsys directives "translate_off/translate_on" specified
-- below are supported by XST, FPGA Compiler II, Mentor Graphics and Synplicity
-- synthesis tools. Ensure they are correct for your synthesis tool(s).
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- synopsys translate_off
Library XilinxCoreLib;
-- synopsys translate_on
ENTITY counter IS
port (
Q: OUT std_logic_VECTOR(7 downto 0);
CLK: IN std_logic;
UP: IN std_logic;
LOAD: IN std_logic;
L: IN std_logic_VECTOR(7 downto 0);
CE: IN std_logic;
ACLR: IN std_logic);
END counter;
ARCHITECTURE counter_a OF counter IS
-- synopsys translate_off
component wrapped_counter
port (
Q: OUT std_logic_VECTOR(7 downto 0);
CLK: IN std_logic;
UP: IN std_logic;
LOAD: IN std_logic;
L: IN std_logic_VECTOR(7 downto 0);
CE: IN std_logic;
ACLR: IN std_logic);
end component;
-- Configuration specification
for all : wrapped_counter use entity XilinxCoreLib.C_COUNTER_BINARY_V6_0(behavioral)
generic map(
c_count_mode => 2,
c_load_enable => 1,
c_has_aset => 0,
c_load_low => 0,
c_count_to => "1111111111111111",
c_sync_priority => 1,
c_has_iv => 0,
c_restrict_count => 0,
c_has_sclr => 0,
c_width => 8,
c_has_q_thresh1 => 0,
c_enable_rlocs => 1,
c_has_q_thresh0 => 0,
c_thresh1_value => "1111111111111111",
c_has_load => 1,
c_thresh_early => 1,
c_has_up => 1,
c_has_thresh1 => 0,
c_has_thresh0 => 0,
c_ainit_val => "0000",
c_has_ce => 1,
c_pipe_stages => 0,
c_has_aclr => 1,
c_sync_enable => 0,
c_has_ainit => 0,
c_sinit_val => "0",
c_has_sset => 0,
c_has_sinit => 0,
c_count_by => "0001",
c_has_l => 1,
c_thresh0_value => "1111111111111111");
-- synopsys translate_on
BEGIN
-- synopsys translate_off
U0 : wrapped_counter
port map (
Q => Q,
CLK => CLK,
UP => UP,
LOAD => LOAD,
L => L,
CE => CE,
ACLR => ACLR);
-- synopsys translate_on
END counter_a;
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -