亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? wanzhenban.rpt

?? 等精度測頻 FPGA程序
?? RPT
?? 第 1 頁 / 共 5 頁
字號:
Project Information                                d:\1hz-10mhz\wanzhenban.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 05/18/2008 13:36:45

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

wanzhenban
      EPF10K10LC84-4       8      10     0    0         0  %    173      30 %

User Pins:                 8      10     0  



Project Information                                d:\1hz-10mhz\wanzhenban.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

wanzhenban@28                     CL
wanzhenban@1                      CLKB
wanzhenban@29                     CLR
wanzhenban@54                     DATA0
wanzhenban@53                     DATA1
wanzhenban@52                     DATA2
wanzhenban@51                     DATA3
wanzhenban@50                     DATA4
wanzhenban@49                     DATA5
wanzhenban@48                     DATA6
wanzhenban@47                     DATA7
wanzhenban@5                      EEND
wanzhenban@30                     SEL0
wanzhenban@35                     SEL1
wanzhenban@36                     SEL2
wanzhenban@39                     SPUL
wanzhenban@37                     START
wanzhenban@67                     TCLK


Project Information                                d:\1hz-10mhz\wanzhenban.rpt

** FILE HIERARCHY **



|maikuanceliang:5|
|21mux:6|
|counter:20|
|counter:20|lpm_add_sub:314|
|counter:20|lpm_add_sub:314|addcore:adder|
|counter:20|lpm_add_sub:314|altshift:result_ext_latency_ffs|
|counter:20|lpm_add_sub:314|altshift:carry_ext_latency_ffs|
|counter:20|lpm_add_sub:314|altshift:oflow_ext_latency_ffs|
|counter:20|lpm_add_sub:935|
|counter:20|lpm_add_sub:935|addcore:adder|
|counter:20|lpm_add_sub:935|altshift:result_ext_latency_ffs|
|counter:20|lpm_add_sub:935|altshift:carry_ext_latency_ffs|
|counter:20|lpm_add_sub:935|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                       d:\1hz-10mhz\wanzhenban.rpt
wanzhenban

***** Logic for device 'wanzhenban' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R        R           R     R  R  R  R     O     
                E  E  E  E  E  E        E           E     E  E  E  E     N     
                S  S  S  S  S  S     V  S  G     G  S  G  S  S  S  S     F     
                E  E  E  E  E  E     C  E  N     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  E  C  R  D  C  D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  E  I  V  I  L  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  N  N  E  N  K  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  B  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | TCLK 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-4                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
        CL | 28                                                              58 | RESERVED 
       CLR | 29                                                              57 | #TMS 
      SEL0 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | DATA0 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  S  S  S  R  S  V  G  G  G  G  V  G  D  D  D  D  D  D  D  
                C  n  E  E  T  E  P  C  N  N  N  N  C  N  A  A  A  A  A  A  A  
                C  C  L  L  A  S  U  C  D  D  D  D  C  D  T  T  T  T  T  T  T  
                I  O  1  2  R  E  L  I  I  I  I  I  I  I  A  A  A  A  A  A  A  
                N  N        T  R     N  N  N  N  N  N  N  7  6  5  4  3  2  1  
                T  F           V     T  T  T  T  T  T  T                       
                   I           E                                               
                   G           D                                               
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                       d:\1hz-10mhz\wanzhenban.rpt
wanzhenban

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       9/22( 40%)   
A2       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
A3       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
A4       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    1/2       4/22( 18%)   
A5       4/ 8( 50%)   2/ 8( 25%)   1/ 8( 12%)    2/2    1/2       4/22( 18%)   
A6       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    2/2    1/2       5/22( 22%)   
A7       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       8/22( 36%)   
A8       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    1/2       6/22( 27%)   
A9       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    1/2    1/2       3/22( 13%)   
A10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2      10/22( 45%)   
A11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A12      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       8/22( 36%)   
A13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A14      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2      13/22( 59%)   
A15      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    1/2       8/22( 36%)   
A16      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A17      7/ 8( 87%)   2/ 8( 25%)   7/ 8( 87%)    0/2    0/2       3/22( 13%)   
A18      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
A19      8/ 8(100%)   6/ 8( 75%)   2/ 8( 25%)    2/2    1/2      13/22( 59%)   
A20      8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    1/2       4/22( 18%)   
A21      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
A22      8/ 8(100%)   3/ 8( 37%)   1/ 8( 12%)    1/2    1/2       8/22( 36%)   
A23      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    1/2    1/2       8/22( 36%)   
A24      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
B14      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       3/22( 13%)   
B15      8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    1/2       7/22( 31%)   
B16      8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    1/2    1/2       6/22( 27%)   
B17      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       5/22( 22%)   
B21      2/ 8( 25%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                            17/53     ( 32%)
Total logic cells used:                        173/576    ( 30%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.12/4    ( 78%)
Total fan-in:                                 540/2304    ( 23%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    173
Total flipflops required:                       69
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
av在线综合网| 亚洲天堂精品视频| 久久久久久久久97黄色工厂| 欧美激情一区二区三区| 亚洲二区在线观看| 粉嫩av一区二区三区在线播放 | 国产欧美一二三区| 亚洲va欧美va国产va天堂影院| 国产一区二区三区在线观看免费视频| 91福利在线免费观看| 久久久久久久国产精品影院| 日韩精品视频网| 在线观看日韩电影| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | a亚洲天堂av| 欧美精品一区二区三区在线播放 | 精品一区二区三区久久| 欧美日韩国产在线观看| 亚洲欧美福利一区二区| 国产mv日韩mv欧美| 日韩欧美国产系列| 成人免费毛片a| 精品99一区二区| 免费av成人在线| 欧美日韩国产经典色站一区二区三区| 国产精品国产a级| 国产成人av福利| 久久久99精品久久| 久久精品国产秦先生| 欧美日韩和欧美的一区二区| 一区二区免费看| 在线观看视频一区| 亚洲福利一区二区| 91精品国产美女浴室洗澡无遮挡| 亚洲一区二区三区四区在线| 色噜噜狠狠成人中文综合| 亚洲摸摸操操av| 91丨porny丨首页| 亚洲另类色综合网站| 色狠狠av一区二区三区| 一区二区三区日本| 欧美日韩专区在线| 日韩激情中文字幕| 精品国产一区二区三区av性色| 久久精品国产久精国产| 国产欧美一区二区在线| 成人动漫视频在线| 亚洲欧洲制服丝袜| 欧美体内she精视频| 日韩和欧美的一区| 欧美tickling挠脚心丨vk| 国产一区在线精品| 亚洲视频免费观看| 69久久夜色精品国产69蝌蚪网| 另类人妖一区二区av| 国产欧美在线观看一区| 91天堂素人约啪| 视频一区视频二区中文| 日韩一级完整毛片| 国产不卡在线播放| 亚洲午夜电影网| 欧美变态口味重另类| eeuss鲁一区二区三区| 亚洲不卡在线观看| 精品电影一区二区三区| 9l国产精品久久久久麻豆| 亚洲18影院在线观看| 日韩精品专区在线| 色综合久久综合网| 麻豆精品视频在线观看免费| 国产精品少妇自拍| 91精品国产综合久久久久久漫画| 国产美女视频91| 亚洲成人一区二区| 国产精品色哟哟网站| 欧美一级久久久久久久大片| 成人激情电影免费在线观看| 日韩国产在线一| 成人欧美一区二区三区1314| 日韩欧美一区中文| 在线观看亚洲精品| 国产麻豆视频一区| 偷拍一区二区三区四区| 国产精品另类一区| 欧美大片在线观看一区二区| 97国产一区二区| 国产美女精品一区二区三区| 午夜影院在线观看欧美| 欧美国产激情二区三区| 日韩丝袜美女视频| 欧美性大战久久久| 91在线精品一区二区三区| 精品在线播放午夜| 日韩黄色免费电影| 五月婷婷激情综合网| 亚洲女人的天堂| 国产精品久久久久久久浪潮网站 | 国产精品女同互慰在线看| 欧美一级理论片| 欧美日韩国产免费一区二区| 99久久99久久综合| 成人黄色a**站在线观看| 国产一区欧美二区| 久久国内精品视频| 免费美女久久99| 丝袜亚洲精品中文字幕一区| 一区二区三区欧美日韩| 亚洲三级免费电影| 日日摸夜夜添夜夜添国产精品| 中文字幕一区二区三区精华液| 久久久不卡影院| 久久久国产综合精品女国产盗摄| 日韩一区二区三区在线| 欧美一区二区三区婷婷月色| 欧美性受极品xxxx喷水| 欧美亚洲禁片免费| 欧美日韩午夜在线| 欧美精品日日鲁夜夜添| 欧美日韩国产欧美日美国产精品| 欧美日韩国产美女| 日韩欧美区一区二| 国产亚洲综合性久久久影院| 日本一区二区在线不卡| 欧美国产禁国产网站cc| 亚洲色图欧洲色图| 一级特黄大欧美久久久| 性欧美大战久久久久久久久| 青娱乐精品视频在线| 久久66热re国产| 国产福利一区二区三区视频在线| 国产精品亚洲专一区二区三区| 国产成人午夜片在线观看高清观看| 国产精品自拍网站| a在线欧美一区| 欧美绝品在线观看成人午夜影视| 日韩一区二区电影| 久久久久久99久久久精品网站| 中文一区二区完整视频在线观看 | 99精品欧美一区二区三区小说| 色综合久久久久综合体桃花网| 欧美伊人久久久久久久久影院| 欧美日韩亚洲综合一区二区三区| 欧美一二三区精品| 久久精品日产第一区二区三区高清版 | 精品一区二区三区在线视频| 国产99久久久精品| 色哟哟一区二区在线观看| 欧美日产在线观看| 欧美经典一区二区| 亚洲精品乱码久久久久久久久| 五月婷婷激情综合| 成人网页在线观看| 欧美日韩激情一区二区三区| 久久久精品综合| 亚洲一区二区欧美| 国产精品正在播放| 91国偷自产一区二区开放时间| 日韩亚洲欧美高清| 亚洲品质自拍视频| 九九热在线视频观看这里只有精品| av午夜一区麻豆| 欧美岛国在线观看| 夜夜精品视频一区二区| 国产精品自在在线| 欧美日韩国产综合一区二区| 欧美国产视频在线| 免费在线观看不卡| 91成人网在线| 国产欧美日韩中文久久| 亚洲aaa精品| 91日韩精品一区| 久久美女高清视频| 免费日韩伦理电影| 91黄视频在线| 欧美国产精品v| 麻豆国产91在线播放| 欧美片网站yy| 亚洲另类在线一区| 99久久国产免费看| 中文字幕成人av| 国产综合成人久久大片91| 欧美精品丝袜久久久中文字幕| 综合久久国产九一剧情麻豆| 国产伦精品一区二区三区免费| 69p69国产精品| 亚洲成a人片在线不卡一二三区 | 日韩一级高清毛片| 亚洲综合无码一区二区| av电影一区二区| 中文字幕+乱码+中文字幕一区| 美脚の诱脚舐め脚责91 | 国产精品视频yy9299一区| 麻豆专区一区二区三区四区五区| 欧美日韩免费电影| 午夜欧美视频在线观看| 欧美专区亚洲专区| 一区二区高清视频在线观看| 成人av电影在线网| 中日韩av电影| 国产成人av电影免费在线观看|