亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dds_sin.fit.eqn

?? 安徽省首屆大學生電子設計競賽
?? EQN
?? 第 1 頁 / 共 5 頁
字號:
-- Copyright (C) 1991-2005 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--ddsout_rom[0] is ddsout_rom[0] at LC_X18_Y6_N9
--operation mode is normal

ddsout_rom[0]_lut_out = A1L80 # A1L77 # A1L81 & FB1L10;
ddsout_rom[0] = DFFEAS(ddsout_rom[0]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[1] is ddsout_rom[1] at LC_X15_Y6_N0
--operation mode is normal

ddsout_rom[1]_lut_out = A1L67 & (NB5L8) # !A1L67 & (A1L83);
ddsout_rom[1] = DFFEAS(ddsout_rom[1]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[2] is ddsout_rom[2] at LC_X19_Y6_N8
--operation mode is normal

ddsout_rom[2]_lut_out = A1L67 & (NB4L7 # !NB5L7) # !A1L67 & (A1L85);
ddsout_rom[2] = DFFEAS(ddsout_rom[2]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[3] is ddsout_rom[3] at LC_X15_Y3_N8
--operation mode is normal

ddsout_rom[3]_lut_out = A1L67 & (NB3L8) # !A1L67 & (A1L87);
ddsout_rom[3] = DFFEAS(ddsout_rom[3]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[4] is ddsout_rom[4] at LC_X15_Y4_N4
--operation mode is normal

ddsout_rom[4]_lut_out = A1L67 & NB2L8 # !A1L67 & (A1L89);
ddsout_rom[4] = DFFEAS(ddsout_rom[4]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[5] is ddsout_rom[5] at LC_X16_Y6_N2
--operation mode is normal

ddsout_rom[5]_lut_out = A1L67 & NB1L9 # !A1L67 & (A1L91);
ddsout_rom[5] = DFFEAS(ddsout_rom[5]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[6] is ddsout_rom[6] at LC_X16_Y5_N4
--operation mode is normal

ddsout_rom[6]_lut_out = A1L67 & (NB10L7 # !NB1L7) # !A1L67 & (A1L93);
ddsout_rom[6] = DFFEAS(ddsout_rom[6]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[7] is ddsout_rom[7] at LC_X15_Y3_N3
--operation mode is normal

ddsout_rom[7]_lut_out = A1L67 & (NB9L8) # !A1L67 & (A1L95);
ddsout_rom[7] = DFFEAS(ddsout_rom[7]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[8] is ddsout_rom[8] at LC_X11_Y3_N7
--operation mode is normal

ddsout_rom[8]_lut_out = A1L67 & NB8L8 # !A1L67 & (A1L97);
ddsout_rom[8] = DFFEAS(ddsout_rom[8]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[9] is ddsout_rom[9] at LC_X15_Y4_N8
--operation mode is normal

ddsout_rom[9]_lut_out = A1L67 & FB1L2 # !A1L67 & (A1L99);
ddsout_rom[9] = DFFEAS(ddsout_rom[9]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--QB1_q_b[0] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[0] at M4K_X13_Y3
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 1024, Port A Width: 4, Port B Depth: 1024, Port B Width: 4
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port B Input: Registered, Port B Output: Registered
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0] = QB1_q_b[0]_PORT_B_data_out_reg[0];

--QB1_q_b[7] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[7] at M4K_X13_Y3
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[7] = QB1_q_b[0]_PORT_B_data_out_reg[3];

--QB1_q_b[6] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[6] at M4K_X13_Y3
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[6] = QB1_q_b[0]_PORT_B_data_out_reg[2];

--QB1_q_b[3] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[3] at M4K_X13_Y3
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[3] = QB1_q_b[0]_PORT_B_data_out_reg[1];


--QB1_q_b[1] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[1] at M4K_X13_Y2
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 1024, Port A Width: 2, Port B Depth: 1024, Port B Width: 2
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port B Input: Registered, Port B Output: Registered
QB1_q_b[1]_PORT_A_data_in = BUS(DIN[1], DIN[5]);
QB1_q_b[1]_PORT_A_data_in_reg = DFFE(QB1_q_b[1]_PORT_A_data_in, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[1]_PORT_A_address_reg = DFFE(QB1_q_b[1]_PORT_A_address, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[1]_PORT_B_address_reg = DFFE(QB1_q_b[1]_PORT_B_address, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_PORT_A_write_enable = VCC;
QB1_q_b[1]_PORT_A_write_enable_reg = DFFE(QB1_q_b[1]_PORT_A_write_enable, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_read_enable = VCC;
QB1_q_b[1]_PORT_B_read_enable_reg = DFFE(QB1_q_b[1]_PORT_B_read_enable, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_clock_0 = GLOBAL(sysclk);
QB1_q_b[1]_clock_1 = GLOBAL(sysclk);
QB1_q_b[1]_PORT_B_data_out = MEMORY(QB1_q_b[1]_PORT_A_data_in_reg, , QB1_q_b[1]_PORT_A_address_reg, QB1_q_b[1]_PORT_B_address_reg, QB1_q_b[1]_PORT_A_write_enable_reg, QB1_q_b[1]_PORT_B_read_enable_reg, , , QB1_q_b[1]_clock_0, QB1_q_b[1]_clock_1, , , , );
QB1_q_b[1]_PORT_B_data_out_reg = DFFE(QB1_q_b[1]_PORT_B_data_out, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1] = QB1_q_b[1]_PORT_B_data_out_reg[0];

--QB1_q_b[5] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[5] at M4K_X13_Y2
QB1_q_b[1]_PORT_A_data_in = BUS(DIN[1], DIN[5]);
QB1_q_b[1]_PORT_A_data_in_reg = DFFE(QB1_q_b[1]_PORT_A_data_in, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[1]_PORT_A_address_reg = DFFE(QB1_q_b[1]_PORT_A_address, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[1]_PORT_B_address_reg = DFFE(QB1_q_b[1]_PORT_B_address, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_PORT_A_write_enable = VCC;
QB1_q_b[1]_PORT_A_write_enable_reg = DFFE(QB1_q_b[1]_PORT_A_write_enable, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_read_enable = VCC;
QB1_q_b[1]_PORT_B_read_enable_reg = DFFE(QB1_q_b[1]_PORT_B_read_enable, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_clock_0 = GLOBAL(sysclk);
QB1_q_b[1]_clock_1 = GLOBAL(sysclk);
QB1_q_b[1]_PORT_B_data_out = MEMORY(QB1_q_b[1]_PORT_A_data_in_reg, , QB1_q_b[1]_PORT_A_address_reg, QB1_q_b[1]_PORT_B_address_reg, QB1_q_b[1]_PORT_A_write_enable_reg, QB1_q_b[1]_PORT_B_read_enable_reg, , , QB1_q_b[1]_clock_0, QB1_q_b[1]_clock_1, , , , );
QB1_q_b[1]_PORT_B_data_out_reg = DFFE(QB1_q_b[1]_PORT_B_data_out, QB1_q_b[1]_clock_1, , , );
QB1_q_b[5] = QB1_q_b[1]_PORT_B_data_out_reg[1];


--QB1_q_b[2] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[2] at M4K_X13_Y4
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 1024, Port A Width: 4, Port B Depth: 1024, Port B Width: 4
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port B Input: Registered, Port B Output: Registered
QB1_q_b[2]_PORT_A_data_in = BUS(DIN[2], DIN[4], DIN[8], DIN[9]);
QB1_q_b[2]_PORT_A_data_in_reg = DFFE(QB1_q_b[2]_PORT_A_data_in, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[2]_PORT_A_address_reg = DFFE(QB1_q_b[2]_PORT_A_address, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[2]_PORT_B_address_reg = DFFE(QB1_q_b[2]_PORT_B_address, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_PORT_A_write_enable = VCC;
QB1_q_b[2]_PORT_A_write_enable_reg = DFFE(QB1_q_b[2]_PORT_A_write_enable, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_read_enable = VCC;
QB1_q_b[2]_PORT_B_read_enable_reg = DFFE(QB1_q_b[2]_PORT_B_read_enable, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_clock_0 = GLOBAL(sysclk);
QB1_q_b[2]_clock_1 = GLOBAL(sysclk);
QB1_q_b[2]_PORT_B_data_out = MEMORY(QB1_q_b[2]_PORT_A_data_in_reg, , QB1_q_b[2]_PORT_A_address_reg, QB1_q_b[2]_PORT_B_address_reg, QB1_q_b[2]_PORT_A_write_enable_reg, QB1_q_b[2]_PORT_B_read_enable_reg, , , QB1_q_b[2]_clock_0, QB1_q_b[2]_clock_1, , , , );
QB1_q_b[2]_PORT_B_data_out_reg = DFFE(QB1_q_b[2]_PORT_B_data_out, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2] = QB1_q_b[2]_PORT_B_data_out_reg[0];

--QB1_q_b[9] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[9] at M4K_X13_Y4
QB1_q_b[2]_PORT_A_data_in = BUS(DIN[2], DIN[4], DIN[8], DIN[9]);
QB1_q_b[2]_PORT_A_data_in_reg = DFFE(QB1_q_b[2]_PORT_A_data_in, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[2]_PORT_A_address_reg = DFFE(QB1_q_b[2]_PORT_A_address, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[2]_PORT_B_address_reg = DFFE(QB1_q_b[2]_PORT_B_address, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_PORT_A_write_enable = VCC;
QB1_q_b[2]_PORT_A_write_enable_reg = DFFE(QB1_q_b[2]_PORT_A_write_enable, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_read_enable = VCC;
QB1_q_b[2]_PORT_B_read_enable_reg = DFFE(QB1_q_b[2]_PORT_B_read_enable, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_clock_0 = GLOBAL(sysclk);
QB1_q_b[2]_clock_1 = GLOBAL(sysclk);
QB1_q_b[2]_PORT_B_data_out = MEMORY(QB1_q_b[2]_PORT_A_data_in_reg, , QB1_q_b[2]_PORT_A_address_reg, QB1_q_b[2]_PORT_B_address_reg, QB1_q_b[2]_PORT_A_write_enable_reg, QB1_q_b[2]_PORT_B_read_enable_reg, , , QB1_q_b[2]_clock_0, QB1_q_b[2]_clock_1, , , , );
QB1_q_b[2]_PORT_B_data_out_reg = DFFE(QB1_q_b[2]_PORT_B_data_out, QB1_q_b[2]_clock_1, , , );
QB1_q_b[9] = QB1_q_b[2]_PORT_B_data_out_reg[3];

--QB1_q_b[8] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[8] at M4K_X13_Y4
QB1_q_b[2]_PORT_A_data_in = BUS(DIN[2], DIN[4], DIN[8], DIN[9]);
QB1_q_b[2]_PORT_A_data_in_reg = DFFE(QB1_q_b[2]_PORT_A_data_in, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[2]_PORT_A_address_reg = DFFE(QB1_q_b[2]_PORT_A_address, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[2]_PORT_B_address_reg = DFFE(QB1_q_b[2]_PORT_B_address, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_PORT_A_write_enable = VCC;
QB1_q_b[2]_PORT_A_write_enable_reg = DFFE(QB1_q_b[2]_PORT_A_write_enable, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_read_enable = VCC;
QB1_q_b[2]_PORT_B_read_enable_reg = DFFE(QB1_q_b[2]_PORT_B_read_enable, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_clock_0 = GLOBAL(sysclk);
QB1_q_b[2]_clock_1 = GLOBAL(sysclk);
QB1_q_b[2]_PORT_B_data_out = MEMORY(QB1_q_b[2]_PORT_A_data_in_reg, , QB1_q_b[2]_PORT_A_address_reg, QB1_q_b[2]_PORT_B_address_reg, QB1_q_b[2]_PORT_A_write_enable_reg, QB1_q_b[2]_PORT_B_read_enable_reg, , , QB1_q_b[2]_clock_0, QB1_q_b[2]_clock_1, , , , );
QB1_q_b[2]_PORT_B_data_out_reg = DFFE(QB1_q_b[2]_PORT_B_data_out, QB1_q_b[2]_clock_1, , , );
QB1_q_b[8] = QB1_q_b[2]_PORT_B_data_out_reg[2];

--QB1_q_b[4] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[4] at M4K_X13_Y4

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩成人激情| 亚洲天天做日日做天天谢日日欢 | 久久女同互慰一区二区三区| 欧美日韩国产一级片| 欧美在线观看视频一区二区| 亚洲成av人片在线观看无码| 国产精品九色蝌蚪自拍| 久久久精品黄色| 国产无遮挡一区二区三区毛片日本| 精品久久99ma| 精品国产乱子伦一区| 久久久亚洲午夜电影| 日本一二三不卡| 亚洲乱码中文字幕综合| 亚洲制服丝袜av| 日韩av电影免费观看高清完整版| 久久se精品一区精品二区| 国内成+人亚洲+欧美+综合在线| 极品少妇一区二区三区精品视频 | 亚洲成人在线观看视频| 天天爽夜夜爽夜夜爽精品视频| 喷白浆一区二区| 国产精品一区二区在线观看不卡| 成人高清免费在线播放| 在线观看欧美日本| 精品国产一区二区三区久久久蜜月| 精品国产乱码久久久久久图片 | 国产精品欧美经典| 亚洲精品网站在线观看| 久久国产欧美日韩精品| 成人高清伦理免费影院在线观看| 在线观看国产精品网站| 精品国产乱码久久久久久浪潮 | 国产精品久久久久影院老司| 亚洲最色的网站| 国产原创一区二区| 欧美色视频在线| 日本一区二区三区高清不卡| 婷婷一区二区三区| 99精品国产91久久久久久| 日韩三级高清在线| 亚洲欧美成人一区二区三区| 精品一区二区三区免费观看| 97成人超碰视| 国产人成亚洲第一网站在线播放| 亚洲综合激情网| av网站免费线看精品| 日韩女优毛片在线| 亚洲电影一区二区| av亚洲精华国产精华| 精品美女在线观看| 日本三级亚洲精品| 欧美亚洲高清一区二区三区不卡| 亚洲国产成人午夜在线一区| 喷白浆一区二区| 欧美精品久久久久久久多人混战| 综合久久综合久久| 成人午夜av电影| 国产欧美日本一区二区三区| 狠狠色伊人亚洲综合成人| 在线观看国产日韩| 亚洲综合在线电影| 一本久久a久久精品亚洲| 日本一区二区视频在线观看| 国产精品影音先锋| 国产亚洲精品福利| 国产精品中文字幕日韩精品| 欧美成人猛片aaaaaaa| 专区另类欧美日韩| 国产电影一区二区三区| 日韩西西人体444www| 天天av天天翘天天综合网色鬼国产| 91视频国产资源| 亚洲欧美一区二区三区久本道91| 成人黄色在线视频| 亚洲欧美中日韩| 99精品久久只有精品| 亚洲色图都市小说| 日本高清免费不卡视频| 亚洲一级二级三级在线免费观看| 91福利在线观看| 亚洲午夜免费电影| 欧美男男青年gay1069videost| 午夜久久久久久久久久一区二区| 欧美日韩亚洲不卡| 美女视频黄频大全不卡视频在线播放| 欧美一区2区视频在线观看| 精品综合久久久久久8888| 精品国产3级a| 欧美在线观看一区二区| 在线精品亚洲一区二区不卡| 亚洲人快播电影网| 精品视频一区二区不卡| 亚洲成人av一区二区三区| 日韩欧美电影一区| 福利一区福利二区| 亚洲一区自拍偷拍| 欧美一级理论性理论a| 国产精品1024| 一区二区三区四区精品在线视频| 欧美日韩www| 精品一区二区三区在线播放视频| 中文字幕免费一区| 欧美三级日韩在线| 国产精品一级片| 一区二区三区在线不卡| 欧美成人一区二区三区在线观看| 成人看片黄a免费看在线| 亚洲黄网站在线观看| 日韩女优视频免费观看| 色综合色狠狠综合色| 精品无人码麻豆乱码1区2区| 亚洲视频精选在线| 2欧美一区二区三区在线观看视频| av男人天堂一区| 久久 天天综合| 亚洲小说春色综合另类电影| 国产亚洲精品中文字幕| 91精品国产综合久久福利软件| 成人国产精品免费观看视频| 日韩电影一二三区| 亚洲欧美日韩在线播放| 久久精品人人做人人综合| 欧美日韩免费高清一区色橹橹| 国产乱码一区二区三区| 日韩精品三区四区| 亚洲综合视频网| 中文字幕综合网| 国产欧美一二三区| 精品久久国产老人久久综合| 欧美久久一区二区| 欧美午夜精品一区二区蜜桃| 成人动漫精品一区二区| 精品一区二区三区在线观看国产| 日日夜夜精品视频免费| 亚洲影院在线观看| 亚洲精品菠萝久久久久久久| 1000精品久久久久久久久| 国产亚洲精品久| 国产日韩欧美麻豆| 26uuu另类欧美亚洲曰本| 日韩色在线观看| 日韩女优av电影在线观看| 5566中文字幕一区二区电影| 欧美日韩不卡一区| 欧美久久久久久久久| 欧美日韩精品一区二区天天拍小说| 91麻豆国产自产在线观看| www.亚洲色图.com| 99久久综合国产精品| 成人激情校园春色| 97se狠狠狠综合亚洲狠狠| 99久久伊人久久99| 色婷婷精品大在线视频| 色久综合一二码| 欧美日韩综合在线免费观看| 欧美日韩和欧美的一区二区| 欧美猛男超大videosgay| 欧美日韩mp4| 精品va天堂亚洲国产| 久久九九国产精品| 亚洲丝袜美腿综合| 一区二区三区日韩欧美精品 | 亚洲与欧洲av电影| 亚洲成人动漫在线观看| 日本视频免费一区| 国产精品中文字幕一区二区三区| 粉嫩aⅴ一区二区三区四区五区| 99精品欧美一区| 欧美日韩成人综合天天影院| 欧美xxxxxxxx| 国产精品久久久久久久久快鸭| 亚洲欧美日韩一区二区 | 久久精品99国产精品日本| 国产麻豆午夜三级精品| 99精品视频一区二区| 色哟哟亚洲精品| 日韩欧美一区电影| 中文字幕日韩av资源站| 午夜电影一区二区三区| 国产一区二区电影| 日本韩国一区二区三区视频| 日韩精品一区二区三区视频播放| 国产欧美精品一区二区三区四区| 一区二区激情视频| 国产一区二区三区国产| 色婷婷综合久久久久中文一区二区| 日韩一区二区视频| 亚洲人吸女人奶水| 国产又黄又大久久| 欧美视频完全免费看| 中文字幕的久久| 午夜激情久久久| 色综合久久久久久久久久久| 精品国内二区三区| 香蕉影视欧美成人| 97aⅴ精品视频一二三区| 久久亚洲欧美国产精品乐播| 色综合天天综合网天天狠天天| 欧美一区二区三区系列电影|