亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dds_sin.fit.eqn

?? 安徽省首屆大學生電子設計競賽
?? EQN
?? 第 1 頁 / 共 5 頁
字號:
-- Copyright (C) 1991-2005 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--ddsout_rom[0] is ddsout_rom[0] at LC_X18_Y6_N9
--operation mode is normal

ddsout_rom[0]_lut_out = A1L80 # A1L77 # A1L81 & FB1L10;
ddsout_rom[0] = DFFEAS(ddsout_rom[0]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[1] is ddsout_rom[1] at LC_X15_Y6_N0
--operation mode is normal

ddsout_rom[1]_lut_out = A1L67 & (NB5L8) # !A1L67 & (A1L83);
ddsout_rom[1] = DFFEAS(ddsout_rom[1]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[2] is ddsout_rom[2] at LC_X19_Y6_N8
--operation mode is normal

ddsout_rom[2]_lut_out = A1L67 & (NB4L7 # !NB5L7) # !A1L67 & (A1L85);
ddsout_rom[2] = DFFEAS(ddsout_rom[2]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[3] is ddsout_rom[3] at LC_X15_Y3_N8
--operation mode is normal

ddsout_rom[3]_lut_out = A1L67 & (NB3L8) # !A1L67 & (A1L87);
ddsout_rom[3] = DFFEAS(ddsout_rom[3]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[4] is ddsout_rom[4] at LC_X15_Y4_N4
--operation mode is normal

ddsout_rom[4]_lut_out = A1L67 & NB2L8 # !A1L67 & (A1L89);
ddsout_rom[4] = DFFEAS(ddsout_rom[4]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[5] is ddsout_rom[5] at LC_X16_Y6_N2
--operation mode is normal

ddsout_rom[5]_lut_out = A1L67 & NB1L9 # !A1L67 & (A1L91);
ddsout_rom[5] = DFFEAS(ddsout_rom[5]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[6] is ddsout_rom[6] at LC_X16_Y5_N4
--operation mode is normal

ddsout_rom[6]_lut_out = A1L67 & (NB10L7 # !NB1L7) # !A1L67 & (A1L93);
ddsout_rom[6] = DFFEAS(ddsout_rom[6]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[7] is ddsout_rom[7] at LC_X15_Y3_N3
--operation mode is normal

ddsout_rom[7]_lut_out = A1L67 & (NB9L8) # !A1L67 & (A1L95);
ddsout_rom[7] = DFFEAS(ddsout_rom[7]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[8] is ddsout_rom[8] at LC_X11_Y3_N7
--operation mode is normal

ddsout_rom[8]_lut_out = A1L67 & NB8L8 # !A1L67 & (A1L97);
ddsout_rom[8] = DFFEAS(ddsout_rom[8]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--ddsout_rom[9] is ddsout_rom[9] at LC_X15_Y4_N8
--operation mode is normal

ddsout_rom[9]_lut_out = A1L67 & FB1L2 # !A1L67 & (A1L99);
ddsout_rom[9] = DFFEAS(ddsout_rom[9]_lut_out, !GLOBAL(sysclk), VCC, , , , , , );


--QB1_q_b[0] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[0] at M4K_X13_Y3
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 1024, Port A Width: 4, Port B Depth: 1024, Port B Width: 4
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port B Input: Registered, Port B Output: Registered
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0] = QB1_q_b[0]_PORT_B_data_out_reg[0];

--QB1_q_b[7] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[7] at M4K_X13_Y3
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[7] = QB1_q_b[0]_PORT_B_data_out_reg[3];

--QB1_q_b[6] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[6] at M4K_X13_Y3
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[6] = QB1_q_b[0]_PORT_B_data_out_reg[2];

--QB1_q_b[3] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[3] at M4K_X13_Y3
QB1_q_b[0]_PORT_A_data_in = BUS(DIN[0], DIN[3], DIN[6], DIN[7]);
QB1_q_b[0]_PORT_A_data_in_reg = DFFE(QB1_q_b[0]_PORT_A_data_in, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[0]_PORT_A_address_reg = DFFE(QB1_q_b[0]_PORT_A_address, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[0]_PORT_B_address_reg = DFFE(QB1_q_b[0]_PORT_B_address, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_PORT_A_write_enable = VCC;
QB1_q_b[0]_PORT_A_write_enable_reg = DFFE(QB1_q_b[0]_PORT_A_write_enable, QB1_q_b[0]_clock_0, , , );
QB1_q_b[0]_PORT_B_read_enable = VCC;
QB1_q_b[0]_PORT_B_read_enable_reg = DFFE(QB1_q_b[0]_PORT_B_read_enable, QB1_q_b[0]_clock_1, , , );
QB1_q_b[0]_clock_0 = GLOBAL(sysclk);
QB1_q_b[0]_clock_1 = GLOBAL(sysclk);
QB1_q_b[0]_PORT_B_data_out = MEMORY(QB1_q_b[0]_PORT_A_data_in_reg, , QB1_q_b[0]_PORT_A_address_reg, QB1_q_b[0]_PORT_B_address_reg, QB1_q_b[0]_PORT_A_write_enable_reg, QB1_q_b[0]_PORT_B_read_enable_reg, , , QB1_q_b[0]_clock_0, QB1_q_b[0]_clock_1, , , , );
QB1_q_b[0]_PORT_B_data_out_reg = DFFE(QB1_q_b[0]_PORT_B_data_out, QB1_q_b[0]_clock_1, , , );
QB1_q_b[3] = QB1_q_b[0]_PORT_B_data_out_reg[1];


--QB1_q_b[1] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[1] at M4K_X13_Y2
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 1024, Port A Width: 2, Port B Depth: 1024, Port B Width: 2
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port B Input: Registered, Port B Output: Registered
QB1_q_b[1]_PORT_A_data_in = BUS(DIN[1], DIN[5]);
QB1_q_b[1]_PORT_A_data_in_reg = DFFE(QB1_q_b[1]_PORT_A_data_in, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[1]_PORT_A_address_reg = DFFE(QB1_q_b[1]_PORT_A_address, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[1]_PORT_B_address_reg = DFFE(QB1_q_b[1]_PORT_B_address, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_PORT_A_write_enable = VCC;
QB1_q_b[1]_PORT_A_write_enable_reg = DFFE(QB1_q_b[1]_PORT_A_write_enable, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_read_enable = VCC;
QB1_q_b[1]_PORT_B_read_enable_reg = DFFE(QB1_q_b[1]_PORT_B_read_enable, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_clock_0 = GLOBAL(sysclk);
QB1_q_b[1]_clock_1 = GLOBAL(sysclk);
QB1_q_b[1]_PORT_B_data_out = MEMORY(QB1_q_b[1]_PORT_A_data_in_reg, , QB1_q_b[1]_PORT_A_address_reg, QB1_q_b[1]_PORT_B_address_reg, QB1_q_b[1]_PORT_A_write_enable_reg, QB1_q_b[1]_PORT_B_read_enable_reg, , , QB1_q_b[1]_clock_0, QB1_q_b[1]_clock_1, , , , );
QB1_q_b[1]_PORT_B_data_out_reg = DFFE(QB1_q_b[1]_PORT_B_data_out, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1] = QB1_q_b[1]_PORT_B_data_out_reg[0];

--QB1_q_b[5] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[5] at M4K_X13_Y2
QB1_q_b[1]_PORT_A_data_in = BUS(DIN[1], DIN[5]);
QB1_q_b[1]_PORT_A_data_in_reg = DFFE(QB1_q_b[1]_PORT_A_data_in, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[1]_PORT_A_address_reg = DFFE(QB1_q_b[1]_PORT_A_address, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[1]_PORT_B_address_reg = DFFE(QB1_q_b[1]_PORT_B_address, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_PORT_A_write_enable = VCC;
QB1_q_b[1]_PORT_A_write_enable_reg = DFFE(QB1_q_b[1]_PORT_A_write_enable, QB1_q_b[1]_clock_0, , , );
QB1_q_b[1]_PORT_B_read_enable = VCC;
QB1_q_b[1]_PORT_B_read_enable_reg = DFFE(QB1_q_b[1]_PORT_B_read_enable, QB1_q_b[1]_clock_1, , , );
QB1_q_b[1]_clock_0 = GLOBAL(sysclk);
QB1_q_b[1]_clock_1 = GLOBAL(sysclk);
QB1_q_b[1]_PORT_B_data_out = MEMORY(QB1_q_b[1]_PORT_A_data_in_reg, , QB1_q_b[1]_PORT_A_address_reg, QB1_q_b[1]_PORT_B_address_reg, QB1_q_b[1]_PORT_A_write_enable_reg, QB1_q_b[1]_PORT_B_read_enable_reg, , , QB1_q_b[1]_clock_0, QB1_q_b[1]_clock_1, , , , );
QB1_q_b[1]_PORT_B_data_out_reg = DFFE(QB1_q_b[1]_PORT_B_data_out, QB1_q_b[1]_clock_1, , , );
QB1_q_b[5] = QB1_q_b[1]_PORT_B_data_out_reg[1];


--QB1_q_b[2] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[2] at M4K_X13_Y4
--RAM Block Operation Mode: Simple Dual-Port
--Port A Depth: 1024, Port A Width: 4, Port B Depth: 1024, Port B Width: 4
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port B Input: Registered, Port B Output: Registered
QB1_q_b[2]_PORT_A_data_in = BUS(DIN[2], DIN[4], DIN[8], DIN[9]);
QB1_q_b[2]_PORT_A_data_in_reg = DFFE(QB1_q_b[2]_PORT_A_data_in, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[2]_PORT_A_address_reg = DFFE(QB1_q_b[2]_PORT_A_address, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[2]_PORT_B_address_reg = DFFE(QB1_q_b[2]_PORT_B_address, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_PORT_A_write_enable = VCC;
QB1_q_b[2]_PORT_A_write_enable_reg = DFFE(QB1_q_b[2]_PORT_A_write_enable, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_read_enable = VCC;
QB1_q_b[2]_PORT_B_read_enable_reg = DFFE(QB1_q_b[2]_PORT_B_read_enable, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_clock_0 = GLOBAL(sysclk);
QB1_q_b[2]_clock_1 = GLOBAL(sysclk);
QB1_q_b[2]_PORT_B_data_out = MEMORY(QB1_q_b[2]_PORT_A_data_in_reg, , QB1_q_b[2]_PORT_A_address_reg, QB1_q_b[2]_PORT_B_address_reg, QB1_q_b[2]_PORT_A_write_enable_reg, QB1_q_b[2]_PORT_B_read_enable_reg, , , QB1_q_b[2]_clock_0, QB1_q_b[2]_clock_1, , , , );
QB1_q_b[2]_PORT_B_data_out_reg = DFFE(QB1_q_b[2]_PORT_B_data_out, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2] = QB1_q_b[2]_PORT_B_data_out_reg[0];

--QB1_q_b[9] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[9] at M4K_X13_Y4
QB1_q_b[2]_PORT_A_data_in = BUS(DIN[2], DIN[4], DIN[8], DIN[9]);
QB1_q_b[2]_PORT_A_data_in_reg = DFFE(QB1_q_b[2]_PORT_A_data_in, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[2]_PORT_A_address_reg = DFFE(QB1_q_b[2]_PORT_A_address, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[2]_PORT_B_address_reg = DFFE(QB1_q_b[2]_PORT_B_address, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_PORT_A_write_enable = VCC;
QB1_q_b[2]_PORT_A_write_enable_reg = DFFE(QB1_q_b[2]_PORT_A_write_enable, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_read_enable = VCC;
QB1_q_b[2]_PORT_B_read_enable_reg = DFFE(QB1_q_b[2]_PORT_B_read_enable, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_clock_0 = GLOBAL(sysclk);
QB1_q_b[2]_clock_1 = GLOBAL(sysclk);
QB1_q_b[2]_PORT_B_data_out = MEMORY(QB1_q_b[2]_PORT_A_data_in_reg, , QB1_q_b[2]_PORT_A_address_reg, QB1_q_b[2]_PORT_B_address_reg, QB1_q_b[2]_PORT_A_write_enable_reg, QB1_q_b[2]_PORT_B_read_enable_reg, , , QB1_q_b[2]_clock_0, QB1_q_b[2]_clock_1, , , , );
QB1_q_b[2]_PORT_B_data_out_reg = DFFE(QB1_q_b[2]_PORT_B_data_out, QB1_q_b[2]_clock_1, , , );
QB1_q_b[9] = QB1_q_b[2]_PORT_B_data_out_reg[3];

--QB1_q_b[8] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[8] at M4K_X13_Y4
QB1_q_b[2]_PORT_A_data_in = BUS(DIN[2], DIN[4], DIN[8], DIN[9]);
QB1_q_b[2]_PORT_A_data_in_reg = DFFE(QB1_q_b[2]_PORT_A_data_in, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_A_address = BUS(QWR[0], QWR[1], QWR[2], QWR[3], QWR[4], QWR[5], QWR[6], QWR[7], QWR[8], QWR[9]);
QB1_q_b[2]_PORT_A_address_reg = DFFE(QB1_q_b[2]_PORT_A_address, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_address = BUS(QRD[0], QRD[1], QRD[2], QRD[3], QRD[4], QRD[5], QRD[6], QRD[7], QRD[8], QRD[9]);
QB1_q_b[2]_PORT_B_address_reg = DFFE(QB1_q_b[2]_PORT_B_address, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_PORT_A_write_enable = VCC;
QB1_q_b[2]_PORT_A_write_enable_reg = DFFE(QB1_q_b[2]_PORT_A_write_enable, QB1_q_b[2]_clock_0, , , );
QB1_q_b[2]_PORT_B_read_enable = VCC;
QB1_q_b[2]_PORT_B_read_enable_reg = DFFE(QB1_q_b[2]_PORT_B_read_enable, QB1_q_b[2]_clock_1, , , );
QB1_q_b[2]_clock_0 = GLOBAL(sysclk);
QB1_q_b[2]_clock_1 = GLOBAL(sysclk);
QB1_q_b[2]_PORT_B_data_out = MEMORY(QB1_q_b[2]_PORT_A_data_in_reg, , QB1_q_b[2]_PORT_A_address_reg, QB1_q_b[2]_PORT_B_address_reg, QB1_q_b[2]_PORT_A_write_enable_reg, QB1_q_b[2]_PORT_B_read_enable_reg, , , QB1_q_b[2]_clock_0, QB1_q_b[2]_clock_1, , , , );
QB1_q_b[2]_PORT_B_data_out_reg = DFFE(QB1_q_b[2]_PORT_B_data_out, QB1_q_b[2]_clock_1, , , );
QB1_q_b[8] = QB1_q_b[2]_PORT_B_data_out_reg[2];

--QB1_q_b[4] is myram:ram|altsyncram:altsyncram_component|altsyncram_qod1:auto_generated|q_b[4] at M4K_X13_Y4

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91久久国产最好的精华液| 成人午夜激情片| 国产精品亚洲专一区二区三区| 大白屁股一区二区视频| 日韩欧美资源站| 亚洲精品水蜜桃| 粉嫩13p一区二区三区| 欧美一区二区视频网站| 亚洲精品免费看| 成人免费视频app| 欧美成人激情免费网| 亚洲综合久久久| 97精品久久久久中文字幕| 精品久久久久久久久久久久久久久久久 | 韩国女主播成人在线观看| 在线观看日韩高清av| 国产精品网站在线播放| 精品一区二区三区免费| 欧美精品vⅰdeose4hd| 亚洲欧美日韩在线播放| 成人精品一区二区三区四区 | 欧美高清在线视频| 激情五月婷婷综合网| 欧美一级高清片| 亚洲gay无套男同| 欧美在线免费视屏| 亚洲制服丝袜在线| 欧美午夜片在线看| 亚洲一区二区视频在线观看| 一本大道av一区二区在线播放 | 成人福利在线看| 国产精品久久久99| 丁香亚洲综合激情啪啪综合| 久久色中文字幕| 国产伦精品一区二区三区免费迷| 欧美电影免费提供在线观看| 日韩电影免费在线| 欧美成va人片在线观看| 久久99国产精品久久| 久久九九久久九九| 99精品视频在线观看免费| 亚洲人成亚洲人成在线观看图片 | 国产毛片精品国产一区二区三区| 色综合久久综合网欧美综合网 | 丁香婷婷深情五月亚洲| 欧美国产日韩a欧美在线观看| 国产成人免费在线观看| 国产色婷婷亚洲99精品小说| 中文字幕在线一区免费| 欧美综合亚洲图片综合区| 一区二区三区欧美久久| 在线观看不卡视频| 亚洲高清免费观看| 欧美一区二区黄色| 蜜桃一区二区三区四区| 日韩欧美成人激情| 日韩成人午夜电影| 国产人妖乱国产精品人妖| 国产乱码精品一品二品| 国产免费观看久久| 91婷婷韩国欧美一区二区| 亚洲在线视频免费观看| 在线不卡的av| 激情五月激情综合网| 国产日韩av一区| 91捆绑美女网站| 亚洲欧美日韩精品久久久久| 成人免费观看视频| 不卡av在线网| 国产精品久久久久久久久免费桃花 | 在线观看日韩精品| 亚洲成av人片一区二区三区| 欧美电影影音先锋| 国产麻豆视频一区二区| 中文字幕一区二区三区四区不卡 | 91精品国产91久久久久久一区二区 | 成人丝袜18视频在线观看| 成人免费视频视频| 久久久国产午夜精品| 成人激情综合网站| 亚洲国产综合视频在线观看| 日韩欧美电影一二三| 福利视频网站一区二区三区| 亚洲人亚洲人成电影网站色| 欧美日韩一区小说| 国产乱子伦一区二区三区国色天香| 国产精品天天摸av网| 欧美色电影在线| 国产在线看一区| 亚洲一级不卡视频| 精品国产精品网麻豆系列| 99视频一区二区| 精品一区二区三区欧美| 一区二区三区鲁丝不卡| 亚洲精品一区二区三区福利| 色综合一区二区| 国产综合色精品一区二区三区| 自拍偷拍亚洲综合| 久久久久久夜精品精品免费| 色国产综合视频| 麻豆精品久久精品色综合| 亚洲欧美一区二区三区极速播放 | 日本成人中文字幕在线视频| 中文字幕在线不卡一区二区三区| 欧美精品色综合| 成人黄色电影在线| 久久精品免费观看| 亚洲国产裸拍裸体视频在线观看乱了 | 日韩精品一区国产麻豆| 99re66热这里只有精品3直播| 麻豆一区二区三| 亚洲一级片在线观看| 中文字幕第一页久久| 日韩免费看网站| 7777精品伊人久久久大香线蕉的 | 精品亚洲免费视频| 男人的天堂久久精品| 亚洲成人中文在线| 欧美激情在线一区二区三区| 久久久久9999亚洲精品| 日韩精品中文字幕一区| 欧美一卡二卡三卡| 欧美日韩视频在线一区二区| 99视频超级精品| 成人性生交大片免费看中文| 国产精品1024| 国产成人在线色| 国产大陆a不卡| 国产一区二区网址| 国产精品一区二区x88av| 精品一区二区综合| 亚洲成人自拍网| 亚洲人成7777| 日韩理论电影院| 亚洲欧美日韩精品久久久久| 亚洲乱码国产乱码精品精小说| 国产精品久久久久久亚洲伦 | 国内外成人在线| 日本成人在线视频网站| 青青草91视频| 精品影视av免费| 国产超碰在线一区| av电影一区二区| 一本大道久久a久久精品综合| 91热门视频在线观看| 91极品美女在线| 91精品在线观看入口| 欧美成人激情免费网| 久久新电视剧免费观看| 国产精品乱子久久久久| 亚洲精品你懂的| 免费成人av在线| 国产盗摄视频一区二区三区| 91丨九色丨蝌蚪丨老版| 欧美主播一区二区三区| 在线免费视频一区二区| 久久久精品人体av艺术| 中文字幕中文在线不卡住| 亚洲一区二区免费视频| 美国毛片一区二区| 成人免费视频播放| 欧美三级韩国三级日本三斤| 欧美一区二区日韩| 中文字幕在线观看不卡视频| 亚洲午夜久久久久中文字幕久| 麻豆精品视频在线观看免费 | 日韩一级二级三级精品视频| 久久精品人人做人人爽人人| 亚洲欧美激情插| 日产国产欧美视频一区精品| 国产盗摄一区二区三区| 在线观看精品一区| 久久免费国产精品| 亚洲一区日韩精品中文字幕| 青青草国产精品亚洲专区无| 91网址在线看| 精品国产不卡一区二区三区| 亚洲人精品午夜| 精品一区二区免费| 欧美性大战久久| 欧美经典三级视频一区二区三区| 性做久久久久久| av激情综合网| 26uuu久久综合| 亚洲一线二线三线久久久| 麻豆成人综合网| 欧美网站一区二区| 国产精品欧美一区喷水| 人人爽香蕉精品| 日本高清不卡视频| 欧美激情一区三区| 久久99精品久久只有精品| 欧美性猛交xxxxxxxx| 国产精品欧美一级免费| 久久国产精品99久久人人澡| 久久久久亚洲蜜桃| 色偷偷一区二区三区| 国产一区二区三区不卡在线观看| 亚洲乱码精品一二三四区日韩在线| 国产精品欧美久久久久无广告|