亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? 8_bit_rtl_lib.vhd

?? VHDL的實(shí)例加解說(shuō),對(duì)初學(xué)習(xí)者用處很大的!
?? VHD
字號(hào):
use work.bit_rtl_pkg.all;---------------------------------------- MUX2--     2 select 1  multiplexer--------------------------------------entity bit_rtl_mux2 is port (   in1 : in bit_vector;   in2 : in bit_vector;   pout : out bit_vector;   cnt1: in bit );end bit_rtl_mux2;architecture func of bit_rtl_mux2 isbegin   pout <= in1 when cnt1 ='0' else		  in2;end  func;---------------------------------------- MUX2     bit--     2 select 1  multiplexer--------------------------------------entity bit_rtl_mux2_bit is port (   in1 : in bit;   in2 : in bit;   pout : out bit;   cnt1: in bit );end bit_rtl_mux2_bit;architecture func of bit_rtl_mux2_bit isbegin   pout <= in1 when cnt1 ='0' else		  in2;end  func;---------------------------------------- MUX4--     4 select 1  multiplexer--------------------------------------entity bit_rtl_mux4 is port (   in1 : in bit_vector ;   in2 : in bit_vector ;   in3 : in bit_vector ;   in4 : in bit_vector ;   pout : out bit_vector;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux4;architecture func of bit_rtl_mux4 isbegin   pout <= in1 when cnt2 ='0' and cnt1='0' else		  in2 when cnt2 ='0' and cnt1='1' else		  in3 when cnt2 ='1' and cnt1='0' else		  in4 ;end  func;---------------------------------------- MUX4 bit--     4 select 1  multiplexer--------------------------------------entity bit_rtl_mux4_bit is port (   in1 : in bit ;   in2 : in bit ;   in3 : in bit ;   in4 : in bit := '0';   pout : out bit;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux4_bit;architecture func of bit_rtl_mux4_bit isbegin   pout <= in1 when cnt2 ='0' and cnt1='0' else		  in2 when cnt2 ='0' and cnt1='1' else		  in3 when cnt2 ='1' and cnt1='0' else		  in4 ;end  func;use work.bit_rtl_pkg.all;---------------------------------------- MUX8--     8 select 1  multiplexer--------------------------------------entity bit_rtl_mux8 is port (   in1 : in bit_vector  ;   in2 : in bit_vector  ;   in3 : in bit_vector  ;   in4 : in bit_vector  ;   in5 : in bit_vector  ;   in6 : in bit_vector  ;   in7 : in bit_vector  ;   in8 : in bit_vector  ;   pout : out bit_vector;   cnt3: in bit;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux8;architecture func of bit_rtl_mux8 isbegin   pout <= in1 when cnt3 ='0' and cnt2 ='0' and cnt1='0' else           in2 when cnt3 ='0' and cnt2 ='0' and cnt1='1' else           in3 when cnt3 ='0' and cnt2 ='1' and cnt1='0' else           in4 when cnt3 ='0' and cnt2 ='1' and cnt1='1' else           in5 when cnt3 ='1' and cnt2 ='0' and cnt1='0' else           in6 when cnt3 ='1' and cnt2 ='0' and cnt1='1' else           in7 when cnt3 ='1' and cnt2 ='1' and cnt1='0' else           --in8 when cnt3 ='1' and cnt2 ='1' and cnt1='1' else           in8 ;end  func;use work.bit_rtl_pkg.all;---------------------------------------- MUX16--     16 select 1  multiplexer--------------------------------------entity bit_rtl_mux16 is port (   in1 : in bit_vector ;   in2 : in bit_vector ;   in3 : in bit_vector ;   in4 : in bit_vector ;   in5 : in bit_vector ;   in6 : in bit_vector ;   in7 : in bit_vector ;   in8 : in bit_vector ;   in9 : in bit_vector ;   in10: in bit_vector ;   in11: in bit_vector ;   in12: in bit_vector ;   in13: in bit_vector ;   in14: in bit_vector ;   in15: in bit_vector ;   in16: in bit_vector ;   pout : out bit_vector;   cnt4: in bit;   cnt3: in bit;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux16;architecture func of bit_rtl_mux16 isbegin   pout <= in1  when cnt4='0' and cnt3 ='0' and cnt2 ='0' and cnt1='0' else           in2  when cnt4='0' and cnt3 ='0' and cnt2 ='0' and cnt1='1' else           in3  when cnt4='0' and cnt3 ='0' and cnt2 ='1' and cnt1='0' else           in4  when cnt4='0' and cnt3 ='0' and cnt2 ='1' and cnt1='1' else           in5  when cnt4='0' and cnt3 ='1' and cnt2 ='0' and cnt1='0' else           in6  when cnt4='0' and cnt3 ='1' and cnt2 ='0' and cnt1='1' else           in7  when cnt4='0' and cnt3 ='1' and cnt2 ='1' and cnt1='0' else           in8  when cnt4='0' and cnt3 ='1' and cnt2 ='1' and cnt1='1' else           in9  when cnt4='1' and cnt3 ='0' and cnt2 ='0' and cnt1='0' else           in10 when cnt4='1' and cnt3 ='0' and cnt2 ='0' and cnt1='1' else           in11 when cnt4='1' and cnt3 ='0' and cnt2 ='1' and cnt1='0' else           in12 when cnt4='1' and cnt3 ='0' and cnt2 ='1' and cnt1='1' else           in13 when cnt4='1' and cnt3 ='1' and cnt2 ='0' and cnt1='0' else           in14 when cnt4='1' and cnt3 ='1' and cnt2 ='0' and cnt1='1' else           in15 when cnt4='1' and cnt3 ='1' and cnt2 ='1' and cnt1='0' else           in16;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Adder--     --------------------------------------entity bit_rtl_adder is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_adder;  architecture func of bit_rtl_adder isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1+in2;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Adder--     no control ports   --------------------------------------entity bit_rtl_adder_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_adder_nc;  architecture func of bit_rtl_adder_nc isbegin   process(in1,in2)   begin	  pout <= in1+in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Subsracter--     --------------------------------------entity bit_rtl_substracter is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_substracter;  architecture func of bit_rtl_substracter isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1-in2 after 1 ns ;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Subsracter--     no control ports   --------------------------------------entity bit_rtl_substracter_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_substracter_nc;  architecture func of bit_rtl_substracter_nc isbegin   process(in1,in2)   begin	  pout <= in1-in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Multiplier--     --------------------------------------entity bit_rtl_multiplier is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_multiplier;  architecture func of bit_rtl_multiplier isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1*in2;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Multiplier--    no control ports --------------------------------------entity bit_rtl_multiplier_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_multiplier_nc;  architecture func of bit_rtl_multiplier_nc isbegin   process(in1,in2)   begin	  pout <= in1*in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Divider--     --------------------------------------entity bit_rtl_divider is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_divider;architecture func of bit_rtl_divider isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1 - in2;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Divider--    no control ports --------------------------------------entity bit_rtl_divider_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_divider_nc;architecture func of bit_rtl_divider_nc isbegin   process(in1,in2)   begin	  pout <= in1 / in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : <--    no control ports --------------------------------------entity bit_rtl_lt_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_lt_nc;architecture func of bit_rtl_lt_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left < right ) then		 pout <= '1' after 1 ns;      else		 pout <= '0' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : >--    no control ports --------------------------------------entity bit_rtl_gt_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_gt_nc;architecture func of bit_rtl_gt_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left > right ) then		 pout <= '1' after 1 ns;      else		 pout <= '0' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : =--    no control ports --------------------------------------entity bit_rtl_eq_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_eq_nc;architecture func of bit_rtl_eq_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left = right ) then		 pout <= '1' after 1 ns;      else		 pout <= '0' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : =--    no control ports --------------------------------------entity bit_rtl_neq_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_neq_nc;architecture func of bit_rtl_neq_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left = right ) then		 pout <= '0' after 1 ns;      else		 pout <= '1' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : <=--    no control ports --------------------------------------entity bit_rtl_le_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_le_nc;architecture func of bit_rtl_le_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left > right ) then		 pout <= '0' after 1 ns;      else		 pout <= '1' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : >=--    no control ports --------------------------------------entity bit_rtl_ge_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_ge_nc;architecture func of bit_rtl_ge_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left < right ) then		 pout <= '0' after 1 ns;      else		 pout <= '1' after 1 ns;      end if;   end process;end  func;----------------------------------------  Register--     --------------------------------------entity bit_rtl_reg is   port ( 	  pin  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_reg;architecture func of bit_rtl_reg isbegin   process(pin,cntl)   begin	  if (cntl = '1') then		 pout <= pin;      end if;   end process;end func;----------------------------------------  Register--    with clock port --------------------------------------entity bit_rtl_reg_clk is   port ( 	  pin  : bit_vector;	  cntl : bit;	  clk  : bit;	  pout : out bit_vector   );end bit_rtl_reg_clk;architecture func of bit_rtl_reg_clk isbegin   process   begin	  wait until clk'event and clk ='1';	  if (cntl = '1') then		 pout <= pin ;      end if;   end process;end func;----------------------------------------  Register bit--    with clock port --------------------------------------entity bit_rtl_reg_clk_bit is   port ( 	  pin  : bit;	  cntl : bit;	  clk  : bit;	  pout : out bit   );end bit_rtl_reg_clk_bit;architecture func of bit_rtl_reg_clk_bit isbegin   process   begin	  wait until clk'event and clk ='1';	  if (cntl = '1') then		 pout <= pin ;      end if;   end process;end func;

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美亚日韩国产aⅴ精品中极品| 欧美专区亚洲专区| 亚洲三级在线免费| 欧美在线制服丝袜| 亚洲欧美日韩中文字幕一区二区三区| 欧美丰满美乳xxx高潮www| 久久精品国产亚洲一区二区三区| 国产精品网站在线播放| 欧美中文字幕一区二区三区| 久久99精品久久久久婷婷| 国产精品久99| 日韩欧美在线网站| 国产成人在线视频网站| 一区二区三区精品视频在线| 4438x亚洲最大成人网| 国产91在线观看| 亚洲123区在线观看| 久久久一区二区三区捆绑**| 日本久久一区二区| 国产精品综合一区二区三区| 五月激情综合网| 欧美国产日本视频| 日韩一级完整毛片| 91成人在线观看喷潮| 国产精品一区2区| 午夜精彩视频在线观看不卡| 国产精品久线在线观看| 精品国产一区二区三区久久久蜜月| 国产性做久久久久久| 成人高清在线视频| 美女任你摸久久| 亚洲福利一区二区| 国产精品美女久久福利网站| 日韩一区二区免费在线观看| 色综合激情久久| 国产成人综合视频| 美国欧美日韩国产在线播放| 亚洲综合男人的天堂| 一区二区三区四区乱视频| 亚洲欧洲日产国产综合网| 国产精品九色蝌蚪自拍| 国产精品看片你懂得| 亚洲欧美怡红院| 中文字幕一区二区三区蜜月| 亚洲欧洲在线观看av| 亚洲人成伊人成综合网小说| 亚洲欧美日韩电影| 亚洲最色的网站| 亚洲国产婷婷综合在线精品| 亚洲风情在线资源站| 午夜日韩在线电影| 美女视频免费一区| 国产一区亚洲一区| 国产成人精品亚洲日本在线桃色| 丁香激情综合国产| 91免费国产在线观看| 在线视频综合导航| 欧美久久久久久蜜桃| 欧美一区二区三区四区视频| 精品国产一区二区国模嫣然| 中文字幕精品综合| 一区二区在线免费| 日本在线不卡视频| 国产麻豆视频一区| 91视频.com| 欧美精品少妇一区二区三区| 日韩情涩欧美日韩视频| 国产喷白浆一区二区三区| 亚洲天堂中文字幕| 午夜不卡av在线| 国产乱一区二区| 91久久精品一区二区| 日韩欧美一区二区久久婷婷| 久久久精品日韩欧美| 亚洲精品免费在线| 免费看黄色91| av电影在线观看一区| 欧美日韩大陆在线| 久久精品综合网| 亚洲免费成人av| 蜜臀av一区二区在线观看| 国产成人日日夜夜| 在线观看亚洲成人| 久久综合九色欧美综合狠狠| 亚洲另类春色国产| 狠狠狠色丁香婷婷综合激情| 成av人片一区二区| 欧美一区二区视频在线观看2022 | 综合在线观看色| 性欧美疯狂xxxxbbbb| 国产精品一区二区91| 欧美日韩精品久久久| 国产无一区二区| 日韩va欧美va亚洲va久久| eeuss鲁片一区二区三区在线看| 欧美一区二区成人| 亚洲欧洲日产国码二区| 久久91精品久久久久久秒播| 色综合激情五月| 国产午夜亚洲精品理论片色戒 | 国产一区二区三区四| 欧美午夜精品一区二区三区| 久久久蜜桃精品| 蜜臀久久99精品久久久久宅男| 91视频.com| 中文av一区二区| 美女性感视频久久| 欧美日韩一区二区在线观看 | 色狠狠av一区二区三区| 精品国产91九色蝌蚪| 亚洲第一狼人社区| 一本色道久久综合亚洲91| 欧美国产一区二区| 麻豆国产欧美一区二区三区| 欧美无砖专区一中文字| 亚洲欧洲精品一区二区精品久久久| 麻豆精品久久精品色综合| 欧美喷潮久久久xxxxx| 一区二区三区四区不卡在线| 9人人澡人人爽人人精品| 亚洲精品一区二区三区影院| 免费在线观看不卡| 欧美精品 日韩| 亚洲午夜日本在线观看| 色综合久久中文综合久久牛| 亚洲欧美在线高清| 波多野结衣中文一区| 久久久久久久综合日本| 久久精品国产网站| 日韩欧美在线网站| 麻豆高清免费国产一区| 欧美一区二区在线播放| 婷婷久久综合九色综合伊人色| 91电影在线观看| 亚洲一区免费观看| 欧美午夜片在线观看| 亚洲高清免费在线| 欧美日韩精品专区| 亚洲一区二区三区在线看| 欧美吻胸吃奶大尺度电影| 一区二区国产视频| 自拍偷在线精品自拍偷无码专区| 国产老妇另类xxxxx| 国产人妖乱国产精品人妖| 成人免费视频视频在线观看免费| 日韩一区二区三区观看| 午夜视频久久久久久| 欧美剧情片在线观看| 日一区二区三区| 日韩亚洲欧美在线| 麻豆高清免费国产一区| 久久嫩草精品久久久精品| 国产一区二区三区黄视频 | 精品sm捆绑视频| 国产老妇另类xxxxx| 国产精品色噜噜| 色婷婷综合久久久中文字幕| 亚洲国产综合在线| 日韩一区二区三区免费观看| 国产在线视频一区二区三区| 国产视频一区在线观看| 91丨porny丨最新| 日一区二区三区| 久久先锋资源网| 99久久国产综合精品麻豆| 亚洲第一成人在线| 欧美成人a视频| 成人一区二区三区视频| 一区二区三区在线视频免费观看| 欧美美女喷水视频| 国产一区二区伦理| 亚洲三级免费电影| 911精品国产一区二区在线| 国内成人精品2018免费看| 亚洲国产精品精华液ab| 欧美色图免费看| 韩国毛片一区二区三区| 亚洲毛片av在线| 欧美成人一区二区三区在线观看 | aaa欧美色吧激情视频| 午夜精品久久久久久久99樱桃| 久久免费午夜影院| 在线国产亚洲欧美| 国产乱人伦偷精品视频不卡| 伊人夜夜躁av伊人久久| 日韩精品中文字幕一区二区三区 | 在线播放亚洲一区| 粉嫩蜜臀av国产精品网站| 婷婷六月综合网| 国产精品久久久久久久久免费相片| 欧美日韩精品一二三区| 成人少妇影院yyyy| 久久精品国产精品青草| 亚洲日本中文字幕区| 欧美tickling网站挠脚心| 97精品久久久午夜一区二区三区| 久久精品国产精品亚洲精品 | 麻豆一区二区在线| 一区二区三区欧美视频| 国产午夜精品美女毛片视频|