亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? count05.rpt

?? 四字路口交通燈管理器的設計(含波形輸出)
?? RPT
字號:
Project Information                                         e:\pld\count05.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 03/24/2009 12:35:53

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUNT05


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

count05   EPM7032LC44-6    2        1        0      4       0           12 %

User Pins:                 2        1        0  



Project Information                                         e:\pld\count05.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                                         e:\pld\count05.rpt

** FILE HIERARCHY **



|lpm_add_sub:38|
|lpm_add_sub:38|addcore:adder|
|lpm_add_sub:38|addcore:adder|addcore:adder0|
|lpm_add_sub:38|altshift:result_ext_latency_ffs|
|lpm_add_sub:38|altshift:carry_ext_latency_ffs|
|lpm_add_sub:38|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                e:\pld\count05.rpt
count05

***** Logic for device 'count05' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R  R                          R  
              E  E                          E  
              S  S  e                       S  
              E  E  n                       E  
              R  R  a                       R  
              V  V  b  V  G  G  G  c  G     V  
              E  E  l  C  N  N  N  l  N     E  
              D  D  e  C  D  D  D  k  D  c  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                                e:\pld\count05.rpt
count05

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   1/16(  6%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)   1/16(  6%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             2/32     (  6%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.50
Total fan-in:                                    18

Total input pins required:                       2
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                      4
Total flipflops required:                        3
Total product terms required:                    7
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                e:\pld\count05.rpt
count05

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   4    (1)  (A)      INPUT               0      0   0    0    0    0    3  enable


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                e:\pld\count05.rpt
count05

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    0    3    0    0  c


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                e:\pld\count05.rpt
count05

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       DFFE   +  t        0      0   0    1    3    1    3  cnt2 (:4)
 (39)    19    B       DFFE   +  t        0      0   0    1    3    1    3  cnt1 (:5)
 (38)    20    B       DFFE   +  t        0      0   0    1    3    1    3  cnt0 (:6)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                e:\pld\count05.rpt
count05

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC17 c
        | +----- LC18 cnt2
        | | +--- LC19 cnt1
        | | | +- LC20 cnt0
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> * * * * | - * | <-- cnt2
LC19 -> * * * * | - * | <-- cnt1
LC20 -> * * * * | - * | <-- cnt0

Pin
43   -> - - - - | - - | <-- clk
4    -> - * * * | - * | <-- enable


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                e:\pld\count05.rpt
count05

** EQUATIONS **

clk      : INPUT;
enable   : INPUT;

-- Node name is 'c' 
-- Equation name is 'c', location is LC017, type is output.
 c       = LCELL( _EQ001 $  GND);
  _EQ001 =  cnt0 & !cnt1 &  cnt2;

-- Node name is ':6' = 'cnt0' 
-- Equation name is 'cnt0', location is LC020, type is buried.
cnt0     = DFFE( _EQ002 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ002 = !cnt0 & !cnt1 &  cnt2 &  enable
         # !cnt0 & !cnt2 &  enable;

-- Node name is ':5' = 'cnt1' 
-- Equation name is 'cnt1', location is LC019, type is buried.
cnt1     = DFFE( _EQ003 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ003 = !cnt0 &  cnt1 & !cnt2 &  enable
         #  cnt0 & !cnt1 & !cnt2 &  enable;

-- Node name is ':4' = 'cnt2' 
-- Equation name is 'cnt2', location is LC018, type is buried.
cnt2     = DFFE( _EQ004 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ004 =  cnt0 &  cnt1 & !cnt2 &  enable
         # !cnt0 & !cnt1 &  cnt2 &  enable;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                         e:\pld\count05.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,263K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线综合视频播放| 国产美女精品一区二区三区| 国产午夜一区二区三区| 欧美精品在欧美一区二区少妇| 国产美女在线观看一区| 日本欧美韩国一区三区| 亚洲国产欧美日韩另类综合| 国产精品国模大尺度视频| 久久午夜国产精品| 精品日本一线二线三线不卡| 777色狠狠一区二区三区| 777午夜精品免费视频| 欧美日韩国产区一| 欧美福利视频一区| 欧美色大人视频| 欧美视频日韩视频在线观看| 欧美在线看片a免费观看| 色狠狠av一区二区三区| 欧美中文字幕亚洲一区二区va在线| 99久久免费精品| 色综合天天综合狠狠| 欧洲精品一区二区三区在线观看| 色综合久久久久综合体桃花网| 91网址在线看| 欧美在线观看视频在线| 欧美日韩精品一二三区| 欧美一级精品大片| 精品国产91九色蝌蚪| 国产丝袜在线精品| 成人欧美一区二区三区视频网页 | 91精品国产色综合久久不卡电影| 欧美午夜影院一区| 欧美一区日韩一区| 久久久影视传媒| 中文字幕在线播放不卡一区| 久久九九久久九九| 亚洲精品中文字幕乱码三区| 一区二区不卡在线播放| 水蜜桃久久夜色精品一区的特点| 热久久免费视频| 国产传媒日韩欧美成人| 97精品国产露脸对白| 欧美三日本三级三级在线播放| 欧美一区二区三区免费视频| 国产欧美日韩视频一区二区 | 日韩精品一区二区三区在线| 久久久影视传媒| 亚洲欧美日韩成人高清在线一区| 首页国产欧美久久| 国产成人av一区二区三区在线| 91在线视频免费观看| 欧美精品亚洲一区二区在线播放| 久久毛片高清国产| 亚洲精品日韩一| 精品在线免费视频| 色呦呦日韩精品| 欧美精品一区二区久久久| 亚洲人成精品久久久久久| 奇米在线7777在线精品| yourporn久久国产精品| 91精品久久久久久久久99蜜臂 | 欧美日韩亚洲综合一区| 国产亚洲欧美色| 亚洲在线视频网站| 国产毛片精品国产一区二区三区| 色屁屁一区二区| 精品国产123| 亚洲福利视频一区二区| 成人午夜在线视频| 精品电影一区二区三区 | 日本亚洲最大的色成网站www| 国产福利91精品| 日韩一区二区三区电影| 一区二区三区资源| 成人综合在线观看| 日韩一区二区免费在线电影| 伊人夜夜躁av伊人久久| 成人一区在线观看| 日韩精品一区二区三区在线播放 | 99久久国产综合精品女不卡| 久久综合丝袜日本网| 日韩精品欧美成人高清一区二区| 久久青草国产手机看片福利盒子| 亚洲一区二区在线免费看| 不卡在线观看av| 久久久99久久精品欧美| 美女视频第一区二区三区免费观看网站| 色哟哟国产精品免费观看| 国产精品久久久久永久免费观看 | 久久免费美女视频| 热久久免费视频| 欧美一区二区三区啪啪| 青青草原综合久久大伊人精品优势| 在线这里只有精品| 一区二区三区在线免费| 91美女在线看| 亚洲精品国产精品乱码不99| www.亚洲色图.com| 亚洲三级免费观看| jizz一区二区| 国产精品大尺度| 不卡的av网站| 亚洲人成7777| 91国偷自产一区二区开放时间 | 国产欧美日韩在线视频| 国产91富婆露脸刺激对白| 国产三级一区二区三区| 国产精品一二三区在线| 久久久亚洲高清| 欧美人动与zoxxxx乱| 亚洲一区在线观看视频| 欧美系列在线观看| 亚洲综合在线电影| 欧美人牲a欧美精品| 美女视频黄a大片欧美| 国产亚洲福利社区一区| 91在线云播放| 亚洲成人动漫一区| 日韩精品影音先锋| 国产成人免费视频精品含羞草妖精| 中文字幕欧美日本乱码一线二线| 97精品电影院| 老司机午夜精品| 中文子幕无线码一区tr| 色婷婷国产精品综合在线观看| 亚洲不卡av一区二区三区| 日韩视频一区二区在线观看| 国产成人超碰人人澡人人澡| 亚洲视频一区在线观看| 3atv一区二区三区| 国产伦精品一区二区三区免费 | 久久国产三级精品| 国产精品美日韩| 欧美日韩一区中文字幕| 激情综合色综合久久综合| 欧美国产欧美综合| 欧美日韩一区二区在线视频| 九九国产精品视频| 一个色妞综合视频在线观看| 欧美一级欧美一级在线播放| 国产在线精品一区在线观看麻豆| 国产精品久久久久久久蜜臀| 91精品国产综合久久久久久久| 精品夜夜嗨av一区二区三区| 亚洲综合丝袜美腿| 精品国产乱码久久久久久影片| a4yy欧美一区二区三区| 蜜桃久久av一区| 亚洲最新在线观看| 久久久精品一品道一区| 91麻豆精品国产91久久久资源速度 | 欧美电影免费观看高清完整版在线| 成人动漫一区二区| 理论片日本一区| 亚洲综合激情网| 国产日韩欧美在线一区| 欧美一区二区三区四区视频 | 蜜桃视频一区二区三区在线观看| 国产精品国产馆在线真实露脸| 日韩一本二本av| 欧美日韩一级片网站| 在线视频一区二区三| av一区二区三区| 成人高清伦理免费影院在线观看| 国产精品一区免费在线观看| 日韩不卡免费视频| 午夜亚洲国产au精品一区二区| 亚洲视频一二三| 亚洲视频一区在线观看| 国产精品国产a| 国产精品不卡在线观看| 中文字幕 久热精品 视频在线| 久久久久久久久97黄色工厂| 日韩精品在线一区二区| 日韩一区二区在线观看视频 | 亚洲图片欧美一区| 一区二区三国产精华液| 亚洲人成电影网站色mp4| 国产精品久久久久久久久免费相片| 精品久久久网站| 精品国产乱子伦一区| 久久伊人中文字幕| 久久久久久久久99精品| 久久九九国产精品| 欧美激情艳妇裸体舞| 国产精品免费视频观看| 国产精品麻豆欧美日韩ww| 中文字幕国产一区| 中文字幕日本不卡| 亚洲视频小说图片| 亚洲一卡二卡三卡四卡无卡久久| 亚洲一二三区不卡| 日韩中文字幕91| 久久精品国产精品亚洲精品| 国产一区二区电影| 97aⅴ精品视频一二三区| 欧美日韩精品一区二区在线播放| 91精品国产麻豆国产自产在线| 337p粉嫩大胆色噜噜噜噜亚洲| 久久久精品综合|