亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? clk_div.rpt

?? 介紹了各種分頻器的設(shè)計
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Informatione:\my work bench\vhdl\resource\fenping\zhankong1to4\clk_div.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/29/2009 16:45:10

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CLK_DIV


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

clk_div   EPF10K30ETC144-1 1      1      0    0         0  %    4        0  %

User Pins:                 1      1      0  



Project Informatione:\my work bench\vhdl\resource\fenping\zhankong1to4\clk_div.rpt

** FILE HIERARCHY **



|lpm_add_sub:43|
|lpm_add_sub:43|addcore:adder|
|lpm_add_sub:43|altshift:result_ext_latency_ffs|
|lpm_add_sub:43|altshift:carry_ext_latency_ffs|
|lpm_add_sub:43|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhankong1to4\clk_div.rpt
clk_div

***** Logic for device 'clk_div' compiled without errors.




Device: EPF10K30ETC144-1

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R R R R R  
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E E E E E  
                S S S S S   S S S S   S S S S   S         V S S S S S S S   S S S S S S  
                E E E E E   E E E E V E E E E   E         C E E E E E E E V E E E E E E  
                R R R R R   R R R R C R R R R   R         C R R R R R R R C R R R R R R  
                V V V V V G V V V V C V V V V G V G G G G I V V V V V V V C V V V V V V  
                E E E E E N E E E E I E E E E N E N N N N N E E E E E E E I E E E E E E  
                D D D D D D D D D D O D D D D D D D D D D T D D D D D D D O D D D D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GND 
    VCCINT |  6                                                                         103 | GND 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
       GND | 15                                                                          94 | VCCIO 
       GND | 16                                                                          93 | VCCINT 
  RESERVED | 17                                                                          92 | RESERVED 
  RESERVED | 18                                                                          91 | clk_div5 
  RESERVED | 19                            EPF10K30ETC144-1                              90 | RESERVED 
  RESERVED | 20                                                                          89 | RESERVED 
  RESERVED | 21                                                                          88 | RESERVED 
  RESERVED | 22                                                                          87 | RESERVED 
  RESERVED | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | GND 
    VCCINT | 25                                                                          84 | GND 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | RESERVED 
  RESERVED | 30                                                                          79 | RESERVED 
  RESERVED | 31                                                                          78 | RESERVED 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R G R V V G c G G G R R V R R R R G R R R R V R  
                E E E N E E E E C E E E E N E C C N l N N N E E C E E E E N E E E E C E  
                S S S D S S S S C S S S S D S C C D k D D D S S C S S S S D S S S S C S  
                E E E   E E E E I E E E E   E I I           E E I E E E E   E E E E I E  
                R R R   R R R R O R R R R   R N N           R R O R R R R   R R R R O R  
                V V V   V V V V   V V V V   V T T           V V   V V V V   V V V V   V  
                E E E   E E E E   E E E E   E               E E   E E E E   E E E E   E  
                D D D   D D D D   D D D D   D               D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhankong1to4\clk_div.rpt
clk_div

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
D4       4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/96     (  1%)
Total logic cells used:                          4/1728   (  0%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 2.75/4    ( 68%)
Total fan-in:                                  11/6912    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      4
Total flipflops required:                        4
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/1728   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   4   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      4/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   4   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      4/0  



Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhankong1to4\clk_div.rpt
clk_div

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G          ^    0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhankong1to4\clk_div.rpt

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产福利精品导航| 亚洲成av人片在线| 欧美中文字幕一区二区三区亚洲| 国产欧美日韩在线观看| 天堂成人国产精品一区| 豆国产96在线|亚洲| 成人性生交大片免费看视频在线 | 亚洲一二三四区不卡| 久久国产欧美日韩精品| 日本黄色一区二区| 欧美一区二区久久久| 日韩美女天天操| 久久久久综合网| 欧美最猛性xxxxx直播| 国产美女在线精品| 夜夜嗨av一区二区三区四季av| 日韩欧美在线观看一区二区三区| 成人av电影免费在线播放| 强制捆绑调教一区二区| 中文字幕一区二区三区四区不卡| 欧美一区二区日韩| 在线视频欧美区| 不卡的av在线播放| 九一九一国产精品| 亚洲国产日韩a在线播放性色| 国产欧美一区视频| 91精品国产综合久久香蕉的特点| 91蜜桃网址入口| 天堂久久久久va久久久久| 久久久亚洲午夜电影| 91精品在线麻豆| 一本大道久久精品懂色aⅴ | 国内精品第一页| 亚洲国产一区视频| 亚洲男人都懂的| 国产精品国产三级国产aⅴ中文| 精品粉嫩超白一线天av| 欧美日韩二区三区| 欧美性欧美巨大黑白大战| 99精品在线观看视频| 国产九九视频一区二区三区| 一个色妞综合视频在线观看| 欧美高清在线视频| 久久这里只有精品6| 欧美日韩国产一级二级| 色婷婷综合中文久久一本| 国产一区视频在线看| 视频在线观看91| 亚洲视频一区二区在线| 国产亚洲污的网站| 国产婷婷色一区二区三区四区| 欧美大胆人体bbbb| 欧美亚洲日本国产| 91网站在线播放| 国产精品一二三| 免费在线一区观看| 日本视频在线一区| 亚洲国产成人tv| 午夜精品久久久久久久久| 国产精品国产精品国产专区不片| 国产日韩欧美一区二区三区综合| 欧美α欧美αv大片| 欧美一区二区三区在线| 欧美精品视频www在线观看| 欧美综合亚洲图片综合区| 色婷婷综合在线| 91激情五月电影| 99久久久无码国产精品| 成人开心网精品视频| 不卡一区二区三区四区| 高清不卡一区二区| 国产精品一级在线| 懂色av一区二区三区免费观看| 国产麻豆欧美日韩一区| 国产精品一区二区你懂的| 国产一区999| jlzzjlzz亚洲日本少妇| 成人三级伦理片| 成人高清在线视频| 91热门视频在线观看| 欧美日韩精品福利| 精品国产乱码久久久久久影片| 日韩三级视频在线观看| 国产网站一区二区三区| 亚洲人亚洲人成电影网站色| 亚洲国产aⅴ天堂久久| 六月丁香婷婷久久| 成人动漫精品一区二区| 欧美日韩国产成人在线免费| 国产喂奶挤奶一区二区三区| 91丝袜呻吟高潮美腿白嫩在线观看| a亚洲天堂av| 91精品中文字幕一区二区三区| 国产午夜精品一区二区三区视频| 亚洲欧美日韩电影| 久久99精品久久久| 91小视频免费看| 日韩一级欧美一级| 亚洲欧洲日韩综合一区二区| 午夜视频在线观看一区二区 | 日本一区二区久久| 一区二区久久久久| 国产一区二区剧情av在线| 色噜噜狠狠成人中文综合| 日韩欧美国产三级电影视频| 国产精品成人网| 久久精品国产免费| 色偷偷成人一区二区三区91| 精品久久国产字幕高潮| 亚洲免费在线视频| 国产在线国偷精品免费看| 97精品视频在线观看自产线路二| 欧美一卡二卡在线| 日韩一区在线免费观看| 久久精品噜噜噜成人av农村| 91片黄在线观看| 亚洲精品一区二区三区影院| 亚洲一级二级在线| 成人sese在线| 久久久久国色av免费看影院| 香蕉加勒比综合久久| 99久久免费精品高清特色大片| 久久综合色8888| 天堂va蜜桃一区二区三区| 91在线视频网址| 国产亚洲欧美日韩俺去了| 秋霞国产午夜精品免费视频| 在线精品视频一区二区| 国产精品久久久久7777按摩| 麻豆91免费看| 欧美美女视频在线观看| 亚洲精品老司机| 99久久精品免费| 中文字幕成人在线观看| 精品亚洲免费视频| 日韩三级视频中文字幕| 天堂精品中文字幕在线| 欧美日韩一区二区在线观看| 亚洲人成在线观看一区二区| 波波电影院一区二区三区| 久久精品综合网| 国精产品一区一区三区mba桃花| 91精品国产91久久综合桃花| 亚洲高清免费视频| 欧美在线制服丝袜| 伊人一区二区三区| 在线看国产一区二区| 一区二区在线观看不卡| 成人综合婷婷国产精品久久蜜臀 | 奇米888四色在线精品| 91在线一区二区三区| 亚洲欧美在线观看| 国产一区二区三区电影在线观看| 欧美日韩在线播| 亚洲美女电影在线| 99精品视频在线观看| 国产精品国产三级国产aⅴ中文| 成人免费视频播放| 欧美激情中文字幕| 成人深夜在线观看| 1024国产精品| 91视频www| 一区二区三区美女| 一本久久精品一区二区| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆 | 久久久国产午夜精品| 国产高清精品久久久久| 欧美一区二区日韩一区二区| 日韩成人一级片| 久久精品视频在线免费观看| 国产精品自拍网站| 国产校园另类小说区| 粉嫩av一区二区三区在线播放| 久久日韩粉嫩一区二区三区| 国产成人精品aa毛片| 国产精品久久久久婷婷二区次| 99久久免费精品| 亚洲欧美一区二区三区国产精品| 成人免费视频caoporn| 一区视频在线播放| 欧美最猛性xxxxx直播| 美女网站在线免费欧美精品| 国产亚洲1区2区3区| 99re亚洲国产精品| 亚洲国产精品久久一线不卡| 日韩久久免费av| 成人黄色免费短视频| 五月婷婷综合网| 国产亲近乱来精品视频 | 97久久人人超碰| 麻豆国产欧美日韩综合精品二区 | 一区二区三区中文字幕在线观看| 日韩欧美卡一卡二| 色呦呦日韩精品| 成人免费视频一区| 久久se这里有精品| 午夜久久久久久久久久一区二区| 中文字幕不卡在线观看| 精品国产不卡一区二区三区| 欧美视频中文字幕|