亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? clk_div.rpt

?? 介紹了各種分頻器的設計
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Informatione:\my work bench\vhdl\resource\fenping\zhangdongjishu\clk_div.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/29/2009 17:28:57

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CLK_DIV


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

clk_div   EPF10K30ETC144-1 1      3      0    0         0  %    9        0  %

User Pins:                 1      3      0  



Project Informatione:\my work bench\vhdl\resource\fenping\zhangdongjishu\clk_div.rpt

** FILE HIERARCHY **



|lpm_add_sub:45|
|lpm_add_sub:45|addcore:adder|
|lpm_add_sub:45|altshift:result_ext_latency_ffs|
|lpm_add_sub:45|altshift:carry_ext_latency_ffs|
|lpm_add_sub:45|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:141|
|lpm_add_sub:141|addcore:adder|
|lpm_add_sub:141|altshift:result_ext_latency_ffs|
|lpm_add_sub:141|altshift:carry_ext_latency_ffs|
|lpm_add_sub:141|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhangdongjishu\clk_div.rpt
clk_div

***** Logic for device 'clk_div' compiled without errors.




Device: EPF10K30ETC144-1

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R R R R R  
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E E E E E  
                S S S S S   S S S S   S S S S   S         V S S S S S S S   S S S S S S  
                E E E E E   E E E E V E E E E   E         C E E E E E E E V E E E E E E  
                R R R R R   R R R R C R R R R   R         C R R R R R R R C R R R R R R  
                V V V V V G V V V V C V V V V G V G G G G I V V V V V V V C V V V V V V  
                E E E E E N E E E E I E E E E N E N N N N N E E E E E E E I E E E E E E  
                D D D D D D D D D D O D D D D D D D D D D T D D D D D D D O D D D D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GND 
    VCCINT |  6                                                                         103 | GND 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
       GND | 15                                                                          94 | VCCIO 
       GND | 16                                                                          93 | VCCINT 
  RESERVED | 17                                                                          92 | RESERVED 
  RESERVED | 18                                                                          91 | RESERVED 
  RESERVED | 19                            EPF10K30ETC144-1                              90 | RESERVED 
  RESERVED | 20                                                                          89 | RESERVED 
  RESERVED | 21                                                                          88 | RESERVED 
  RESERVED | 22                                                                          87 | RESERVED 
  RESERVED | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | GND 
    VCCINT | 25                                                                          84 | GND 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | flag2 
  RESERVED | 29                                                                          80 | RESERVED 
  RESERVED | 30                                                                          79 | flag1 
  RESERVED | 31                                                                          78 | clk_div5 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R G R V V G c G G G R R V R R R R G R R R R V R  
                E E E N E E E E C E E E E N E C C N l N N N E E C E E E E N E E E E C E  
                S S S D S S S S C S S S S D S C C D k D D D S S C S S S S D S S S S C S  
                E E E   E E E E I E E E E   E I I           E E I E E E E   E E E E I E  
                R R R   R R R R O R R R R   R N N           R R O R R R R   R R R R O R  
                V V V   V V V V   V V V V   V T T           V V   V V V V   V V V V   V  
                E E E   E E E E   E E E E   E               E E   E E E E   E E E E   E  
                D D D   D D D D   D D D D   D               D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhangdongjishu\clk_div.rpt
clk_div

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
F3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
F4       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    2/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             3/96     (  3%)
Total logic cells used:                          9/1728   (  0%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 2.88/4    ( 72%)
Total fan-in:                                  26/6912    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      9
Total flipflops required:                        8
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/1728   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   1   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      9/0  

Total:   0   0   1   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      9/0  



Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhangdongjishu\clk_div.rpt
clk_div

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G          ^    0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\my work bench\vhdl\resource\fenping\zhangdongjishu\clk_div.rpt
clk_div

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  78      -     -    F    --     OUTPUT                 0    1    0    0  clk_div5
  79      -     -    F    --     OUTPUT                 0    1    0    0  flag1
  81      -     -    F    --     OUTPUT                 0    1    0    0  flag2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品欧美一级免费| 欧美xxxxxxxx| 亚洲欧美激情在线| 91视频国产资源| 亚洲男人的天堂av| 欧美日韩综合色| 日韩电影免费一区| 精品成人a区在线观看| 国产精品一区二区三区99 | 国产69精品久久久久毛片| 国产网红主播福利一区二区| 成人sese在线| 一区二区三区日韩精品视频| 欧美欧美午夜aⅴ在线观看| 精品一区二区综合| 国产精品丝袜一区| 欧美性大战久久| 精品午夜久久福利影院| 久久精品夜夜夜夜久久| 91久久一区二区| 另类成人小视频在线| 国产精品成人在线观看| 欧美日本在线视频| 成人高清视频免费观看| 午夜久久电影网| 久久久精品黄色| 欧美在线制服丝袜| 国产尤物一区二区| 亚洲一区欧美一区| 国产欧美日韩中文久久| 在线观看日韩毛片| 国产精品18久久久久久久网站| 亚洲精品ww久久久久久p站 | 99久久久久久99| 亚洲福利一区二区三区| 久久久久久久久久久久久女国产乱| 91麻豆精东视频| 另类小说一区二区三区| 一区二区三区精品视频| 欧美精品一区二区高清在线观看| 91原创在线视频| 国产毛片一区二区| 日日夜夜精品视频天天综合网| 亚洲国产精品成人综合| 在线成人小视频| 色偷偷88欧美精品久久久| 国内精品嫩模私拍在线| 亚洲图片一区二区| 亚洲色图在线看| 国产目拍亚洲精品99久久精品| 在线播放欧美女士性生活| 91小视频在线| 国产suv精品一区二区883| 日本欧美一区二区在线观看| 一区二区三区精品| 亚洲色图都市小说| 国产日韩v精品一区二区| 欧美大白屁股肥臀xxxxxx| 欧美性受xxxx| 色先锋久久av资源部| 99久久综合精品| 成人永久免费视频| 国产经典欧美精品| 国产在线不卡视频| 狠狠色伊人亚洲综合成人| 日韩国产成人精品| 亚洲国产另类精品专区| 亚洲精品免费看| 亚洲免费观看在线视频| 国产精品国产三级国产专播品爱网| 久久精品视频一区二区三区| 精品国精品国产尤物美女| 日韩欧美一区二区视频| 欧美精品久久久久久久多人混战| 欧美在线一区二区三区| 欧美亚洲综合一区| 在线免费不卡视频| 欧美调教femdomvk| 欧美美女bb生活片| 欧美日韩国产在线观看| 欧美理论电影在线| 4438x亚洲最大成人网| 欧美日本不卡视频| 日韩一区二区免费电影| 欧美成人激情免费网| 久久夜色精品一区| 中文在线资源观看网站视频免费不卡 | 成人在线综合网| 99久久99精品久久久久久 | 欧美日韩国产在线播放网站| 欧美日韩一卡二卡三卡| 欧美一区中文字幕| 精品毛片乱码1区2区3区| 国产三级久久久| 国产精品国产三级国产aⅴ入口 | 成人午夜短视频| 91网站黄www| 欧美精品 国产精品| 日韩欧美国产不卡| 日本一区二区在线不卡| 一区二区三区在线观看动漫| 丝袜诱惑制服诱惑色一区在线观看| 麻豆国产91在线播放| 国产精品123区| 91视频www| 欧美一级夜夜爽| 国产三级精品视频| 亚洲国产综合91精品麻豆| 美女尤物国产一区| 97精品视频在线观看自产线路二| 91国偷自产一区二区三区成为亚洲经典 | 国产一区二区三区av电影| 成人毛片在线观看| 欧美精品欧美精品系列| 久久久久综合网| 亚洲国产精品麻豆| 国产成人免费av在线| 欧美中文字幕一区二区三区亚洲| 精品国产伦一区二区三区观看方式 | 亚洲三级在线观看| 日本美女一区二区三区视频| 丁香啪啪综合成人亚洲小说| 欧美亚洲一区二区在线观看| 久久美女艺术照精彩视频福利播放 | 日韩一区二区在线观看| 中文字幕欧美一| 狂野欧美性猛交blacked| 91亚洲男人天堂| 2024国产精品| 亚洲va欧美va国产va天堂影院| 国产v日产∨综合v精品视频| 欧美三级中文字幕| 国产目拍亚洲精品99久久精品| 日本伊人色综合网| 91免费版在线| 国产人伦精品一区二区| 日本在线不卡一区| 在线观看欧美日本| 亚洲国产高清在线观看视频| 男女视频一区二区| 欧美性大战久久久久久久| 自拍偷拍国产亚洲| 国产乱码精品一区二区三区五月婷 | 色一情一乱一乱一91av| 国产午夜亚洲精品理论片色戒| 丝袜a∨在线一区二区三区不卡| 不卡av电影在线播放| 久久久久97国产精华液好用吗| 午夜精品久久久久影视| 97精品超碰一区二区三区| 久久看人人爽人人| 美女脱光内衣内裤视频久久影院| 欧美色区777第一页| 亚洲男人天堂av| 99久久er热在这里只有精品15 | 欧美性猛交xxxx黑人交| 亚洲图片你懂的| 99久久精品国产一区二区三区| 久久综合色一综合色88| 另类综合日韩欧美亚洲| 欧美一区二区三区免费视频| 爽好久久久欧美精品| 欧美视频精品在线观看| 亚洲一区二区精品视频| 欧美性xxxxxx少妇| 亚洲在线成人精品| 欧美综合天天夜夜久久| 亚洲福利视频一区二区| 欧美在线视频日韩| 亚洲一区二区三区影院| 在线观看精品一区| 亚洲综合色噜噜狠狠| 日本精品免费观看高清观看| 亚洲乱码国产乱码精品精小说| 99久久国产综合精品麻豆| 亚洲乱码国产乱码精品精的特点| 99re6这里只有精品视频在线观看 99re8在线精品视频免费播放 | 性感美女久久精品| 欧美肥妇bbw| 狠狠色丁香婷婷综合久久片| 精品久久久久久久一区二区蜜臀| 紧缚奴在线一区二区三区| 国产视频一区二区在线| 国产91在线观看丝袜| 亚洲天堂a在线| 欧美精品一二三区| 另类人妖一区二区av| 久久久国产综合精品女国产盗摄| 成人天堂资源www在线| 亚洲老司机在线| 欧美色综合网站| 精品夜夜嗨av一区二区三区| 中文字幕不卡三区| 色哟哟在线观看一区二区三区| 亚洲妇熟xx妇色黄| 久久久久久亚洲综合影院红桃 | 亚洲午夜av在线| 精品久久久久久无| 99re视频这里只有精品| 日韩精品国产精品|