亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? second.tan.qmsg

?? 基于FPGA的秒表設計基于FPGA的秒表設計基于FPGA的秒表設計
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" {  } { { "second.bdf" "" { Schematic "F:/FPGA_CHENGXU/second/second.bdf" { { -64 -136 32 -48 "clk" "" } } } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "48 " "Warning: Found 48 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~48 " "Info: Detected gated clock \"xian:inst6\|Mux0~48\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~48" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~47 " "Info: Detected gated clock \"xian:inst6\|Mux0~47\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~47" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~46 " "Info: Detected gated clock \"xian:inst6\|Mux0~46\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~46" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~45 " "Info: Detected gated clock \"xian:inst6\|Mux0~45\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~45" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~44 " "Info: Detected gated clock \"xian:inst6\|Mux0~44\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~44" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~59 " "Info: Detected gated clock \"xian:inst6\|Mux1~59\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~59" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~58 " "Info: Detected gated clock \"xian:inst6\|Mux1~58\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~58" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~57 " "Info: Detected gated clock \"xian:inst6\|Mux1~57\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~57" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~56 " "Info: Detected gated clock \"xian:inst6\|Mux1~56\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~56" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~55 " "Info: Detected gated clock \"xian:inst6\|Mux1~55\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~55" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~46 " "Info: Detected gated clock \"xian:inst6\|Mux2~46\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~46" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~45 " "Info: Detected gated clock \"xian:inst6\|Mux2~45\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~45" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~44 " "Info: Detected gated clock \"xian:inst6\|Mux2~44\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~44" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~43 " "Info: Detected gated clock \"xian:inst6\|Mux2~43\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~43" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~42 " "Info: Detected gated clock \"xian:inst6\|Mux2~42\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~42" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[1\] " "Info: Detected ripple clock \"xian:inst6\|d1\[1\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[2\] " "Info: Detected ripple clock \"xian:inst6\|d1\[2\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "fp2:inst12\|clk1 " "Info: Detected ripple clock \"fp2:inst12\|clk1\" as buffer" {  } { { "fp2.vhd" "" { Text "F:/FPGA_CHENGXU/second/fp2.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "fp2:inst12\|clk1" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[0\] " "Info: Detected ripple clock \"xian:inst6\|d1\[0\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[0\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[3\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[2\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[1\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[2\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[3\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[1\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[3\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[3\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[1\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[1\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[2\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[2\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[2\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[2\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[3\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[3\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[1\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[1\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[3\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[3\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[2\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[2\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[1\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[1\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[1\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[1\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[3\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[3\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[2\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[2\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[2\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[3\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[1\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[2\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[3\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[1\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|co " "Info: Detected ripple clock \"cnt_10:inst1\|co\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "fenpin:inst\|clk1 " "Info: Detected ripple clock \"fenpin:inst\|clk1\" as buffer" {  } { { "fenpin.vhd" "" { Text "F:/FPGA_CHENGXU/second/fenpin.vhd" 20 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "fenpin:inst\|clk1" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|co " "Info: Detected ripple clock \"cnt_60:inst4\|co\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|co " "Info: Detected ripple clock \"cnt_10:inst2\|co\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|co " "Info: Detected ripple clock \"cnt_60:inst3\|co\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
最新日韩av在线| 欧美浪妇xxxx高跟鞋交| 久久精品一区二区三区不卡牛牛 | 欧美日韩一区二区在线观看| 亚洲激情图片qvod| 欧美专区亚洲专区| 天天av天天翘天天综合网色鬼国产 | 欧美亚洲一区三区| 日韩**一区毛片| 精品国产乱码久久久久久久久| 精品一区二区三区在线视频| 国产欧美一区二区三区网站| 成人精品在线视频观看| 亚洲精品一卡二卡| 欧美片网站yy| 国产一区二区看久久| 中文一区在线播放| 欧美三级电影在线看| 久久激情综合网| 中文字幕在线观看不卡| 欧美日韩免费电影| 国模少妇一区二区三区| 中文字幕日韩av资源站| 欧美久久久久久久久久 | 国产九色精品成人porny| 国产精品久久久久久一区二区三区 | 91国内精品野花午夜精品 | 高清不卡在线观看av| 亚洲男人的天堂在线aⅴ视频| 欧美一区二区三区免费视频 | 不卡一区二区三区四区| 亚洲国产一区在线观看| 精品动漫一区二区三区在线观看| av动漫一区二区| 男女男精品网站| 亚洲视频在线一区| 26uuu精品一区二区在线观看| 91麻豆精东视频| 久久机这里只有精品| 亚洲综合区在线| 国产性色一区二区| 欧美精品日韩一区| 91小视频免费看| 激情偷乱视频一区二区三区| 一区二区三区电影在线播| 久久蜜桃av一区二区天堂| 欧美午夜不卡视频| www.日本不卡| 国产一区二区三区黄视频 | 蜜臀va亚洲va欧美va天堂| 国产精品久久国产精麻豆99网站| 日韩欧美一二三四区| 欧美在线视频不卡| www.亚洲免费av| 国产成人aaaa| 极品少妇xxxx精品少妇| 日韩福利视频导航| 亚洲一区二区偷拍精品| 中文字幕一区av| 久久久99精品免费观看不卡| 欧美tk丨vk视频| 欧美一区二区三区四区在线观看| 在线亚洲人成电影网站色www| 成人手机电影网| 国产真实乱对白精彩久久| 另类中文字幕网| 日本不卡一二三区黄网| 午夜视频在线观看一区二区三区| 亚洲精品视频在线| 国产精品福利一区二区| 国产精品萝li| 国产精品久久久久久亚洲毛片| 亚洲国产精品成人综合| 欧美国产精品v| 国产网站一区二区| 国产婷婷一区二区| 中文字幕+乱码+中文字幕一区| 久久免费电影网| 国产精品免费视频网站| 国产精品乱人伦中文| 国产精品情趣视频| 国产精品你懂的在线| 最新欧美精品一区二区三区| 综合中文字幕亚洲| 亚洲自拍偷拍图区| 偷拍一区二区三区| 另类专区欧美蜜桃臀第一页| 精品一区二区三区免费| 狠狠色狠狠色综合系列| 国产91丝袜在线播放| 成人免费高清视频| 色呦呦一区二区三区| 欧美性受极品xxxx喷水| 欧美肥大bbwbbw高潮| 欧美一级片免费看| 国产天堂亚洲国产碰碰| 国产精品女上位| 亚洲中国最大av网站| 亚洲.国产.中文慕字在线| 蜜臀精品久久久久久蜜臀| 国产河南妇女毛片精品久久久| 成人av小说网| 欧美日韩国产欧美日美国产精品| 日韩欧美中文字幕制服| 久久蜜桃av一区二区天堂| 亚洲欧洲日产国码二区| 亚洲午夜免费电影| 久久99国产精品久久99 | 色视频欧美一区二区三区| 欧美性做爰猛烈叫床潮| 在线播放/欧美激情| 中文字幕高清一区| 一区二区三区四区五区视频在线观看| 五月天久久比比资源色| 国产曰批免费观看久久久| 成人av影视在线观看| 在线不卡a资源高清| 国产欧美日韩亚州综合| 亚洲国产毛片aaaaa无费看| 久久69国产一区二区蜜臀| 一本久久综合亚洲鲁鲁五月天| 在线成人午夜影院| 中文字幕不卡的av| 免费在线观看日韩欧美| 91在线观看成人| 日韩午夜激情电影| 亚洲欧美日韩国产中文在线| 激情综合色播激情啊| 欧美自拍丝袜亚洲| 中文天堂在线一区| 美女视频黄频大全不卡视频在线播放| 国产精品系列在线播放| 欧美日韩美女一区二区| 中文字幕在线不卡视频| 免费观看在线色综合| 色综合久久中文字幕综合网 | 91精品国产乱| 亚洲人xxxx| 国产成人亚洲综合色影视| 欧美精品1区2区| 亚洲男人的天堂av| 成人ar影院免费观看视频| 日韩欧美卡一卡二| 亚洲超丰满肉感bbw| 99视频一区二区| 国产网红主播福利一区二区| 麻豆传媒一区二区三区| 欧美日韩三级视频| 亚洲精品欧美激情| av综合在线播放| 欧美国产国产综合| 国产一区二区美女诱惑| 精品粉嫩超白一线天av| 日本vs亚洲vs韩国一区三区| 欧美三级日本三级少妇99| 亚洲少妇30p| www.66久久| 中文字幕在线一区免费| 国产成人h网站| 久久精品水蜜桃av综合天堂| 韩国女主播成人在线| 日韩免费观看高清完整版在线观看| 亚洲影视在线播放| 色呦呦国产精品| 一区二区三区四区精品在线视频| 99热精品国产| 亚洲欧美日韩中文字幕一区二区三区| hitomi一区二区三区精品| 中文字幕精品—区二区四季| www.在线欧美| 一区二区三区在线视频免费| 在线亚洲高清视频| 日韩精品亚洲专区| 日韩限制级电影在线观看| 美日韩一区二区| 精品国产成人系列| 国产最新精品精品你懂的| 久久蜜桃一区二区| 成人av片在线观看| 亚洲欧美另类久久久精品| 在线视频国产一区| 亚洲成a天堂v人片| 日韩精品一区二区三区蜜臀| 激情六月婷婷久久| 国产日韩欧美制服另类| 97久久精品人人澡人人爽| 亚洲亚洲精品在线观看| 欧美精品久久一区| 国产在线播放一区| 成人免费一区二区三区在线观看| 色先锋资源久久综合| 日韩精品久久久久久| 2020国产精品久久精品美国| eeuss影院一区二区三区| 一区二区欧美精品| 精品国产亚洲在线| 成人av网站在线观看免费| 亚洲第一福利一区| 精品99一区二区| 91女厕偷拍女厕偷拍高清|