亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_ccd.tan.qmsg

?? VHDL寫的TC241 CCD控制器程序
?? QMSG
?? 第 1 頁 / 共 4 頁
字號:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "CLK register lpm_counter:H_COUNTER_rtl_1\|dffs\[1\] register STATE\[0\] 31.45 MHz 31.8 ns Internal " "Info: Clock \"CLK\" has Internal fmax of 31.45 MHz between source register \"lpm_counter:H_COUNTER_rtl_1\|dffs\[1\]\" and destination register \"STATE\[0\]\" (period= 31.8 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "19.800 ns + Longest register register " "Info: + Longest register to register delay is 19.800 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter:H_COUNTER_rtl_1\|dffs\[1\] 1 REG LC34 17 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC34; Fanout = 17; REG Node = 'lpm_counter:H_COUNTER_rtl_1\|dffs\[1\]'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { lpm_counter:H_COUNTER_rtl_1|dffs[1] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "d:/program files/altera/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(5.000 ns) 6.000 ns LessThan0~71sexp3 2 COMB SEXP17 1 " "Info: 2: + IC(1.000 ns) + CELL(5.000 ns) = 6.000 ns; Loc. = SEXP17; Fanout = 1; COMB Node = 'LessThan0~71sexp3'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { lpm_counter:H_COUNTER_rtl_1|dffs[1] LessThan0~71sexp3 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 56 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(5.000 ns) 11.000 ns STATE~1739 3 COMB LC17 1 " "Info: 3: + IC(0.000 ns) + CELL(5.000 ns) = 11.000 ns; Loc. = LC17; Fanout = 1; COMB Node = 'STATE~1739'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "5.000 ns" { LessThan0~71sexp3 STATE~1739 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.800 ns) 13.800 ns STATE~1716 4 COMB LC18 1 " "Info: 4: + IC(0.000 ns) + CELL(2.800 ns) = 13.800 ns; Loc. = LC18; Fanout = 1; COMB Node = 'STATE~1716'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "2.800 ns" { STATE~1739 STATE~1716 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(5.000 ns) 19.800 ns STATE\[0\] 5 REG LC4 78 " "Info: 5: + IC(1.000 ns) + CELL(5.000 ns) = 19.800 ns; Loc. = LC4; Fanout = 78; REG Node = 'STATE\[0\]'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { STATE~1716 STATE[0] } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 35 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "17.800 ns ( 89.90 % ) " "Info: Total cell delay = 17.800 ns ( 89.90 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns ( 10.10 % ) " "Info: Total interconnect delay = 2.000 ns ( 10.10 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "19.800 ns" { lpm_counter:H_COUNTER_rtl_1|dffs[1] LessThan0~71sexp3 STATE~1739 STATE~1716 STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "19.800 ns" { lpm_counter:H_COUNTER_rtl_1|dffs[1] LessThan0~71sexp3 STATE~1739 STATE~1716 STATE[0] } { 0.000ns 1.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 5.000ns 5.000ns 2.800ns 5.000ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-8.000 ns - Smallest " "Info: - Smallest clock skew is -8.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK destination 1.500 ns + Shortest register " "Info: + Shortest clock path from clock \"CLK\" to destination register is 1.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.500 ns) 1.500 ns CLK 1 CLK PIN_83 24 " "Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_83; Fanout = 24; CLK Node = 'CLK'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { CLK } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 1.500 ns STATE\[0\] 2 REG LC4 78 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC4; Fanout = 78; REG Node = 'STATE\[0\]'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "0.000 ns" { CLK STATE[0] } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 35 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.500 ns ( 100.00 % ) " "Info: Total cell delay = 1.500 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { CLK STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "1.500 ns" { CLK CLK~out STATE[0] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.500ns 0.000ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK source 9.500 ns - Longest register " "Info: - Longest clock path from clock \"CLK\" to source register is 9.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.500 ns) 1.500 ns CLK 1 CLK PIN_83 24 " "Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_83; Fanout = 24; CLK Node = 'CLK'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { CLK } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.000 ns) 3.500 ns P_CNT 2 REG LC65 14 " "Info: 2: + IC(0.000 ns) + CELL(2.000 ns) = 3.500 ns; Loc. = LC65; Fanout = 14; REG Node = 'P_CNT'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "2.000 ns" { CLK P_CNT } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 19 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(5.000 ns) 9.500 ns lpm_counter:H_COUNTER_rtl_1\|dffs\[1\] 3 REG LC34 17 " "Info: 3: + IC(1.000 ns) + CELL(5.000 ns) = 9.500 ns; Loc. = LC34; Fanout = 17; REG Node = 'lpm_counter:H_COUNTER_rtl_1\|dffs\[1\]'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { P_CNT lpm_counter:H_COUNTER_rtl_1|dffs[1] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "d:/program files/altera/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "8.500 ns ( 89.47 % ) " "Info: Total cell delay = 8.500 ns ( 89.47 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns ( 10.53 % ) " "Info: Total interconnect delay = 1.000 ns ( 10.53 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "9.500 ns" { CLK P_CNT lpm_counter:H_COUNTER_rtl_1|dffs[1] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "9.500 ns" { CLK CLK~out P_CNT lpm_counter:H_COUNTER_rtl_1|dffs[1] } { 0.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 1.500ns 2.000ns 5.000ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { CLK STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "1.500 ns" { CLK CLK~out STATE[0] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.500ns 0.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "9.500 ns" { CLK P_CNT lpm_counter:H_COUNTER_rtl_1|dffs[1] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "9.500 ns" { CLK CLK~out P_CNT lpm_counter:H_COUNTER_rtl_1|dffs[1] } { 0.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 1.500ns 2.000ns 5.000ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "2.000 ns + " "Info: + Micro clock to output delay of source is 2.000 ns" {  } { { "lpm_counter.tdf" "" { Text "d:/program files/altera/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.000 ns + " "Info: + Micro setup delay of destination is 2.000 ns" {  } { { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 35 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "19.800 ns" { lpm_counter:H_COUNTER_rtl_1|dffs[1] LessThan0~71sexp3 STATE~1739 STATE~1716 STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "19.800 ns" { lpm_counter:H_COUNTER_rtl_1|dffs[1] LessThan0~71sexp3 STATE~1739 STATE~1716 STATE[0] } { 0.000ns 1.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 5.000ns 5.000ns 2.800ns 5.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { CLK STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "1.500 ns" { CLK CLK~out STATE[0] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.500ns 0.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "9.500 ns" { CLK P_CNT lpm_counter:H_COUNTER_rtl_1|dffs[1] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "9.500 ns" { CLK CLK~out P_CNT lpm_counter:H_COUNTER_rtl_1|dffs[1] } { 0.000ns 0.000ns 0.000ns 1.000ns } { 0.000ns 1.500ns 2.000ns 5.000ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "ADS register STATE_OUT\[1\]~reg0 register STATE_OUT\[1\]~reg0 100.0 MHz 10.0 ns Internal " "Info: Clock \"ADS\" has Internal fmax of 100.0 MHz between source register \"STATE_OUT\[1\]~reg0\" and destination register \"STATE_OUT\[1\]~reg0\" (period= 10.0 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.000 ns + Longest register register " "Info: + Longest register to register delay is 6.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns STATE_OUT\[1\]~reg0 1 REG LC64 3 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC64; Fanout = 3; REG Node = 'STATE_OUT\[1\]~reg0'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { STATE_OUT[1]~reg0 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 74 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(5.000 ns) 6.000 ns STATE_OUT\[1\]~reg0 2 REG LC64 3 " "Info: 2: + IC(1.000 ns) + CELL(5.000 ns) = 6.000 ns; Loc. = LC64; Fanout = 3; REG Node = 'STATE_OUT\[1\]~reg0'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { STATE_OUT[1]~reg0 STATE_OUT[1]~reg0 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 74 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "5.000 ns ( 83.33 % ) " "Info: Total cell delay = 5.000 ns ( 83.33 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns ( 16.67 % ) " "Info: Total interconnect delay = 1.000 ns ( 16.67 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { STATE_OUT[1]~reg0 STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.000 ns" { STATE_OUT[1]~reg0 STATE_OUT[1]~reg0 } { 0.000ns 1.000ns } { 0.000ns 5.000ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "ADS destination 6.500 ns + Shortest register " "Info: + Shortest clock path from clock \"ADS\" to destination register is 6.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.500 ns) 0.500 ns ADS 1 CLK PIN_20 2 " "Info: 1: + IC(0.000 ns) + CELL(0.500 ns) = 0.500 ns; Loc. = PIN_20; Fanout = 2; CLK Node = 'ADS'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { ADS } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(5.000 ns) 6.500 ns STATE_OUT\[1\]~reg0 2 REG LC64 3 " "Info: 2: + IC(1.000 ns) + CELL(5.000 ns) = 6.500 ns; Loc. = LC64; Fanout = 3; REG Node = 'STATE_OUT\[1\]~reg0'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 74 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "5.500 ns ( 84.62 % ) " "Info: Total cell delay = 5.500 ns ( 84.62 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns ( 15.38 % ) " "Info: Total interconnect delay = 1.000 ns ( 15.38 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.500 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.500 ns" { ADS ADS~out STATE_OUT[1]~reg0 } { 0.000ns 0.000ns 1.000ns } { 0.000ns 0.500ns 5.000ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "ADS source 6.500 ns - Longest register " "Info: - Longest clock path from clock \"ADS\" to source register is 6.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.500 ns) 0.500 ns ADS 1 CLK PIN_20 2 " "Info: 1: + IC(0.000 ns) + CELL(0.500 ns) = 0.500 ns; Loc. = PIN_20; Fanout = 2; CLK Node = 'ADS'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { ADS } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(5.000 ns) 6.500 ns STATE_OUT\[1\]~reg0 2 REG LC64 3 " "Info: 2: + IC(1.000 ns) + CELL(5.000 ns) = 6.500 ns; Loc. = LC64; Fanout = 3; REG Node = 'STATE_OUT\[1\]~reg0'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 74 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "5.500 ns ( 84.62 % ) " "Info: Total cell delay = 5.500 ns ( 84.62 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns ( 15.38 % ) " "Info: Total interconnect delay = 1.000 ns ( 15.38 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.500 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.500 ns" { ADS ADS~out STATE_OUT[1]~reg0 } { 0.000ns 0.000ns 1.000ns } { 0.000ns 0.500ns 5.000ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.500 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.500 ns" { ADS ADS~out STATE_OUT[1]~reg0 } { 0.000ns 0.000ns 1.000ns } { 0.000ns 0.500ns 5.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.500 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.500 ns" { ADS ADS~out STATE_OUT[1]~reg0 } { 0.000ns 0.000ns 1.000ns } { 0.000ns 0.500ns 5.000ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "2.000 ns + " "Info: + Micro clock to output delay of source is 2.000 ns" {  } { { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 74 0 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.000 ns + " "Info: + Micro setup delay of destination is 2.000 ns" {  } { { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 74 0 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { STATE_OUT[1]~reg0 STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.000 ns" { STATE_OUT[1]~reg0 STATE_OUT[1]~reg0 } { 0.000ns 1.000ns } { 0.000ns 5.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.500 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.500 ns" { ADS ADS~out STATE_OUT[1]~reg0 } { 0.000ns 0.000ns 1.000ns } { 0.000ns 0.500ns 5.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.500 ns" { ADS STATE_OUT[1]~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "6.500 ns" { ADS ADS~out STATE_OUT[1]~reg0 } { 0.000ns 0.000ns 1.000ns } { 0.000ns 0.500ns 5.000ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Info" "ITDB_TSU_RESULT" "STATE\[0\] RUN CLK 15.000 ns register " "Info: tsu for register \"STATE\[0\]\" (data pin = \"RUN\", clock pin = \"CLK\") is 15.000 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "14.500 ns + Longest pin register " "Info: + Longest pin to register delay is 14.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.500 ns) 0.500 ns RUN 1 PIN PIN_30 2 " "Info: 1: + IC(0.000 ns) + CELL(0.500 ns) = 0.500 ns; Loc. = PIN_30; Fanout = 2; PIN Node = 'RUN'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { RUN } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(7.000 ns) 8.500 ns STATE~1716 2 COMB LC18 1 " "Info: 2: + IC(1.000 ns) + CELL(7.000 ns) = 8.500 ns; Loc. = LC18; Fanout = 1; COMB Node = 'STATE~1716'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "8.000 ns" { RUN STATE~1716 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(5.000 ns) 14.500 ns STATE\[0\] 3 REG LC4 78 " "Info: 3: + IC(1.000 ns) + CELL(5.000 ns) = 14.500 ns; Loc. = LC4; Fanout = 78; REG Node = 'STATE\[0\]'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.000 ns" { STATE~1716 STATE[0] } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 35 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "12.500 ns ( 86.21 % ) " "Info: Total cell delay = 12.500 ns ( 86.21 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns ( 13.79 % ) " "Info: Total interconnect delay = 2.000 ns ( 13.79 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "14.500 ns" { RUN STATE~1716 STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "14.500 ns" { RUN RUN~out STATE~1716 STATE[0] } { 0.000ns 0.000ns 1.000ns 1.000ns } { 0.000ns 0.500ns 7.000ns 5.000ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.000 ns + " "Info: + Micro setup delay of destination is 2.000 ns" {  } { { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 35 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK destination 1.500 ns - Shortest register " "Info: - Shortest clock path from clock \"CLK\" to destination register is 1.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.500 ns) 1.500 ns CLK 1 CLK PIN_83 24 " "Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_83; Fanout = 24; CLK Node = 'CLK'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { CLK } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 1.500 ns STATE\[0\] 2 REG LC4 78 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC4; Fanout = 78; REG Node = 'STATE\[0\]'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "0.000 ns" { CLK STATE[0] } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 35 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.500 ns ( 100.00 % ) " "Info: Total cell delay = 1.500 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { CLK STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "1.500 ns" { CLK CLK~out STATE[0] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.500ns 0.000ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "14.500 ns" { RUN STATE~1716 STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "14.500 ns" { RUN RUN~out STATE~1716 STATE[0] } { 0.000ns 0.000ns 1.000ns 1.000ns } { 0.000ns 0.500ns 7.000ns 5.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { CLK STATE[0] } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "1.500 ns" { CLK CLK~out STATE[0] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.500ns 0.000ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "CLK SRG1 SRG2~reg0 13.000 ns register " "Info: tco from clock \"CLK\" to destination pin \"SRG1\" through register \"SRG2~reg0\" is 13.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK source 1.500 ns + Longest register " "Info: + Longest clock path from clock \"CLK\" to source register is 1.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.500 ns) 1.500 ns CLK 1 CLK PIN_83 24 " "Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_83; Fanout = 24; CLK Node = 'CLK'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { CLK } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 1.500 ns SRG2~reg0 2 REG LC49 2 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC49; Fanout = 2; REG Node = 'SRG2~reg0'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "0.000 ns" { CLK SRG2~reg0 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 115 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.500 ns ( 100.00 % ) " "Info: Total cell delay = 1.500 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { CLK SRG2~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "1.500 ns" { CLK CLK~out SRG2~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.500ns 0.000ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "2.000 ns + " "Info: + Micro clock to output delay of source is 2.000 ns" {  } { { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 115 0 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "9.500 ns + Longest register pin " "Info: + Longest register to pin delay is 9.500 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns SRG2~reg0 1 REG LC49 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC49; Fanout = 2; REG Node = 'SRG2~reg0'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { SRG2~reg0 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 115 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.000 ns) + CELL(7.000 ns) 8.000 ns SRG2~2 2 COMB LC77 1 " "Info: 2: + IC(1.000 ns) + CELL(7.000 ns) = 8.000 ns; Loc. = LC77; Fanout = 1; COMB Node = 'SRG2~2'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "8.000 ns" { SRG2~reg0 SRG2~2 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.500 ns) 9.500 ns SRG1 3 PIN PIN_51 0 " "Info: 3: + IC(0.000 ns) + CELL(1.500 ns) = 9.500 ns; Loc. = PIN_51; Fanout = 0; PIN Node = 'SRG1'" {  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { SRG2~2 SRG1 } "NODE_NAME" } } { "CCD.vhd" "" { Text "D:/MyProject/2米4攝譜儀狹縫監視系統/CCD_VHDL/CCD.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "8.500 ns ( 89.47 % ) " "Info: Total cell delay = 8.500 ns ( 89.47 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.000 ns ( 10.53 % ) " "Info: Total interconnect delay = 1.000 ns ( 10.53 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "9.500 ns" { SRG2~reg0 SRG2~2 SRG1 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "9.500 ns" { SRG2~reg0 SRG2~2 SRG1 } { 0.000ns 1.000ns 0.000ns } { 0.000ns 7.000ns 1.500ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0}  } { { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.500 ns" { CLK SRG2~reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "1.500 ns" { CLK CLK~out SRG2~reg0 } { 0.000ns 0.000ns 0.000ns } { 0.000ns 1.500ns 0.000ns } "" } } { "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus/bin/TimingClosureFloorplan.fld" "" "9.500 ns" { SRG2~reg0 SRG2~2 SRG1 } "NODE_NAME" } } { "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus/bin/Technology_Viewer.qrui" "9.500 ns" { SRG2~reg0 SRG2~2 SRG1 } { 0.000ns 1.000ns 0.000ns } { 0.000ns 7.000ns 1.500ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99在线精品一区二区三区| 亚洲第一主播视频| 国产69精品一区二区亚洲孕妇| 26uuuu精品一区二区| 国产美女精品一区二区三区| 国产欧美日韩卡一| 日本精品视频一区二区| 日韩影院在线观看| 精品国产一区二区在线观看| 成人免费三级在线| 伊人一区二区三区| 日韩欧美精品在线| 国产福利一区在线观看| 樱花影视一区二区| 欧美一区二区三级| 国产不卡高清在线观看视频| 亚洲欧美日韩久久| 日韩一区二区高清| 成人国产亚洲欧美成人综合网| 亚洲午夜一二三区视频| 欧美电视剧在线观看完整版| 成人永久免费视频| 午夜久久久久久| 国产欧美日韩视频在线观看| 欧美性猛片xxxx免费看久爱| 国产一区二区网址| 亚洲一区二区三区四区在线免费观看 | 中文字幕中文在线不卡住| 欧美优质美女网站| 韩国v欧美v亚洲v日本v| 亚洲免费观看高清完整版在线观看| 日韩午夜av一区| 色综合亚洲欧洲| 国产精品亚洲午夜一区二区三区| 亚洲综合视频网| 中文字幕欧美国产| 日韩视频国产视频| 在线看日韩精品电影| 激情欧美一区二区三区在线观看| 亚洲一区二区三区四区在线观看| 精品电影一区二区| 欧亚洲嫩模精品一区三区| 国产精品一级黄| 久久精品噜噜噜成人88aⅴ | 亚洲综合视频网| 国产欧美一区二区精品久导航| 91精品婷婷国产综合久久 | 91视视频在线直接观看在线看网页在线看| 日日噜噜夜夜狠狠视频欧美人| 国产精品的网站| 精品国产一区二区三区不卡 | 欧美高清一级片在线| 成人免费观看av| 国精品**一区二区三区在线蜜桃| 亚洲制服丝袜一区| 国产精品国产三级国产普通话99| 日韩欧美电影一二三| 欧美日韩在线播放| 色狠狠桃花综合| 成人国产亚洲欧美成人综合网| 国产一区二区三区国产| 日韩高清欧美激情| 亚洲成人免费在线观看| 一卡二卡三卡日韩欧美| 亚洲男同性视频| 亚洲久草在线视频| 亚洲美女免费在线| 亚洲日本在线天堂| 最新国产精品久久精品| 欧美激情在线看| 国产日韩高清在线| 国产精品久久久久婷婷二区次| 久久九九久精品国产免费直播| 日韩欧美视频一区| 日韩天堂在线观看| 欧美va亚洲va在线观看蝴蝶网| 日韩视频一区二区三区在线播放| 欧美精品日韩一本| 欧美人狂配大交3d怪物一区| 51精品视频一区二区三区| 欧美巨大另类极品videosbest| 欧美无砖砖区免费| 91麻豆精品国产91久久久使用方法| 欧美视频精品在线| 欧美肥妇free| 日韩欧美国产一区在线观看| 日韩亚洲欧美中文三级| 精品久久免费看| 精品国产区一区| 国产日韩精品视频一区| 中文字幕一区二区三中文字幕| 亚洲啪啪综合av一区二区三区| 亚洲三级免费观看| 首页国产欧美日韩丝袜| 狠狠色丁香婷婷综合| 成人ar影院免费观看视频| 色av成人天堂桃色av| 一本一道久久a久久精品| 91成人在线精品| 欧美一级精品大片| 国产精品色在线观看| 亚洲欧美日韩在线不卡| 日韩精品免费视频人成| 极品少妇xxxx精品少妇| 不卡一区二区三区四区| 欧美视频在线观看一区二区| 欧美一区二区黄| 欧美激情一区二区三区蜜桃视频| 亚洲天天做日日做天天谢日日欢| 一区二区成人在线| 久久99国产精品麻豆| 99精品国产一区二区三区不卡| 欧美精品一级二级三级| 久久影音资源网| 亚洲最新在线观看| 极品少妇一区二区三区精品视频| 色综合天天做天天爱| 91精品国产福利| 国产精品久久久久桃色tv| 日韩精品三区四区| 99久久精品免费看| 精品国产乱码久久久久久浪潮 | 精品视频免费在线| 26uuu精品一区二区| 夜色激情一区二区| 国产成人av资源| 欧美精品色综合| 最新日韩在线视频| 国产伦理精品不卡| 欧美亚洲免费在线一区| 久久久综合网站| 五月天一区二区| 色呦呦网站一区| 国产欧美精品区一区二区三区| 香蕉成人啪国产精品视频综合网| 国产成人av在线影院| 欧美电影一区二区三区| 亚洲精品欧美在线| 国产河南妇女毛片精品久久久| 欧美影视一区在线| 最新日韩在线视频| 成人在线一区二区三区| 精品成人免费观看| 日韩电影免费一区| 欧美午夜片在线看| 亚洲欧美日韩人成在线播放| 国产91露脸合集magnet| 精品国产区一区| 美脚の诱脚舐め脚责91 | 久久看人人爽人人| 精品在线一区二区| 欧美电影免费观看高清完整版 | 亚洲成人激情av| 一本久久a久久精品亚洲| 国产精品欧美久久久久一区二区| 国产一区二区三区香蕉| 欧美一级日韩免费不卡| 午夜成人免费电影| 欧美日韩卡一卡二| 亚洲成av人影院在线观看网| 欧美影片第一页| 亚洲超碰97人人做人人爱| 色婷婷综合久久久| 亚洲色图.com| 日本高清成人免费播放| 亚洲激情在线播放| 欧美亚洲一区二区三区四区| 亚洲国产日韩一区二区| 欧美性猛片xxxx免费看久爱| 亚洲mv在线观看| 欧美人牲a欧美精品| 日韩精品国产欧美| 欧美电影免费观看高清完整版| 狠狠色丁香九九婷婷综合五月| 欧美成人精精品一区二区频| 激情六月婷婷综合| 欧美经典一区二区| www.亚洲色图| 夜夜精品浪潮av一区二区三区| 欧美视频一区在线| 日韩精品一卡二卡三卡四卡无卡| 欧美丰满少妇xxxbbb| 九九精品一区二区| 国产欧美日韩久久| 91久久一区二区| 亚洲成人免费在线| 久久夜色精品国产噜噜av| 高清久久久久久| 一区二区三区在线视频播放| 欧美日韩国产区一| 国产美女在线精品| 亚洲伦在线观看| 日韩视频不卡中文| 成人黄色综合网站| 午夜精品视频一区| 精品国产人成亚洲区| 91蜜桃婷婷狠狠久久综合9色| 首页国产丝袜综合| 国产亚洲综合性久久久影院| 在线日韩av片|