?? cmp.fit.qmsg
字號:
{ "Info" "IFSAC_FSAC_START_LUT_IO_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density" { } { } 0 0 "Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density" 0 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_RAM_PACKING" "" "Info: Finished moving registers into I/O cells, LUTs, and RAM blocks" { } { } 0 0 "Finished moving registers into I/O cells, LUTs, and RAM blocks" 0 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" { } { } 0 0 "Finished register packing" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" { } { } 0 0 "Fitter placement preparation operations beginning" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" { } { } 0 0 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" { } { } 0 0 "Fitter placement operations beginning" 0 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" { } { } 0 0 "Fitter placement was successful" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Info: Fitter placement operations ending: elapsed time is 00:00:00" { } { } 0 0 "Fitter placement operations ending: elapsed time is %1!s!" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" { } { } 0 0 "Fitter routing operations beginning" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 0 " "Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 0%" { } { } 0 0 "Average interconnect usage is %1!d!%% of the available device resources. Peak interconnect usage is %2!d!%%" 0 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" { } { } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" { } { } 0 0 "Completed %1!s!" 0 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" { } { } 0 0 "Started post-fitting delay annotation" 0 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" { } { } 0 0 "Delay annotation completed successfully" 0 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" { } { } 0 0 "Completed %1!s!" 0 0}
{ "Warning" "WFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN" "12 " "Warning: Following 12 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" { { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "c\[0\] VCC " "Info: Pin c\[0\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 10 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "c\[0\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { c[0] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { c[0] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "c\[1\] VCC " "Info: Pin c\[1\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 10 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "c\[1\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { c[1] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { c[1] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "c\[5\] GND " "Info: Pin c\[5\] has GND driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 10 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "c\[5\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { c[5] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { c[5] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "c\[6\] GND " "Info: Pin c\[6\] has GND driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 10 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "c\[6\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { c[6] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { c[6] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[0\] GND " "Info: Pin en\[0\] has GND driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[0\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[0] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[0] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[1\] VCC " "Info: Pin en\[1\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[1\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[1] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[1] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[2\] VCC " "Info: Pin en\[2\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[2\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[2] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[2] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[3\] VCC " "Info: Pin en\[3\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[3\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[3] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[3] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[4\] VCC " "Info: Pin en\[4\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[4\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[4] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[4] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[5\] VCC " "Info: Pin en\[5\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[5\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[5] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[5] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[6\] VCC " "Info: Pin en\[6\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[6\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[6] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[6] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} { "Info" "IFSAC_FSAC_BIDIR_OR_OUTPUT_WITH_TRIVIAL_DATAIN_SUB" "en\[7\] VCC " "Info: Pin en\[7\] has VCC driving its datain port" { } { { "cmp.v" "" { Text "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.v" 12 -1 0 } } { "d:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "en\[7\]" } } } } { "d:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "d:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "cmp" "UNKNOWN" "V1" "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/db/cmp.quartus_db" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/" "" "" { en[7] } "NODE_NAME" } "" } } { "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" { Floorplan "E:/揚創開發板/Mars-EDA-P/EP1C12/示例程序/veriloge/基礎實驗/四位比較器/cmp.fld" "" "" { en[7] } "NODE_NAME" } } } 0 0 "Pin %1!s! has %2!s! driving its datain port" 0 0} } { } 0 0 "Following %1!d! pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 1 Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Fri Oct 20 16:39:17 2006 " "Info: Processing ended: Fri Oct 20 16:39:17 2006" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:03 " "Info: Elapsed time: 00:00:03" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -