亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jtag_uart_0.v

?? 用NiosII實現的數字鐘
?? V
?? 第 1 頁 / 共 2 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module jtag_uart_0_log_module (
                                // inputs:
                                 clk,
                                 data,
                                 strobe,
                                 valid
                              );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("D:/test/sopc_led/niosii_c_sim/jtag_uart_0_output_stream.dat");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 $fwrite (text_handle, "%b\n", data);
          // echo raw binary strings to file as ascii to screen
         $write("%s", ((data == 8'hd) ? 8'ha : data));
                     
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_0_sim_scfifo_w (
                                  // inputs:
                                   clk,
                                   fifo_wdata,
                                   fifo_wr,

                                  // outputs:
                                   fifo_FF,
                                   r_dat,
                                   wfifo_empty,
                                   wfifo_used
                                );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_log, which is an e_log
  jtag_uart_0_log_module jtag_uart_0_log
    (
      .clk    (clk),
      .data   (fifo_wdata),
      .strobe (fifo_wr),
      .valid  (fifo_wr)
    );

  assign wfifo_used = {6{1'b0}};
  assign r_dat = {8{1'b0}};
  assign fifo_FF = 1'b0;
  assign wfifo_empty = 1'b1;

//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_0_scfifo_w (
                              // inputs:
                               clk,
                               fifo_wdata,
                               fifo_wr,
                               rd_wfifo,

                              // outputs:
                               fifo_FF,
                               r_dat,
                               wfifo_empty,
                               wfifo_used
                            );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;
  input            rd_wfifo;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  jtag_uart_0_sim_scfifo_w the_jtag_uart_0_sim_scfifo_w
    (
      .clk         (clk),
      .fifo_FF     (fifo_FF),
      .fifo_wdata  (fifo_wdata),
      .fifo_wr     (fifo_wr),
      .r_dat       (r_dat),
      .wfifo_empty (wfifo_empty),
      .wfifo_used  (wfifo_used)
    );


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on
//synthesis read_comments_as_HDL on
//  scfifo wfifo
//    (
//      .clock (clk),
//      .data (fifo_wdata),
//      .empty (wfifo_empty),
//      .full (fifo_FF),
//      .q (r_dat),
//      .rdreq (rd_wfifo),
//      .usedw (wfifo_used),
//      .wrreq (fifo_wr)
//    );
//
//  defparam wfifo.lpm_hint = "RAM_BLOCK_TYPE=AUTO",
//           wfifo.lpm_numwords = 64,
//           wfifo.lpm_showahead = "OFF",
//           wfifo.lpm_type = "scfifo",
//           wfifo.lpm_width = 8,
//           wfifo.lpm_widthu = 6,
//           wfifo.overflow_checking = "OFF",
//           wfifo.underflow_checking = "OFF",
//           wfifo.use_eab = "ON";
//
//synthesis read_comments_as_HDL off


endmodule


module jtag_uart_0_drom_module (
                                 // inputs:
                                  clk,
                                  incr_addr,
                                  reset_n,

                                 // outputs:
                                  new_rom,
                                  num_bytes,
                                  q,
                                  safe
                               );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [ 31: 0] num_bytes;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 11: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [2047: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  wire    [ 31: 0] num_bytes;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end



   assign     num_bytes = mutex[1];
                   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("D:/test/sopc_led/niosii_c_sim/jtag_uart_0_input_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("D:/test/sopc_led/niosii_c_sim/jtag_uart_0_input_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemb("D:/test/sopc_led/niosii_c_sim/jtag_uart_0_input_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_0_sim_scfifo_r (
                                  // inputs:
                                   clk,
                                   fifo_rd,
                                   rst_n,

                                  // outputs:
                                   fifo_EF,
                                   fifo_rdata,
                                   rfifo_full,
                                   rfifo_used
                                );

  output           fifo_EF;
  output  [  7: 0] fifo_rdata;
  output           rfifo_full;
  output  [  5: 0] rfifo_used;
  input            clk;
  input            fifo_rd;
  input            rst_n;

  reg     [ 31: 0] bytes_left;
  wire             fifo_EF;
  reg              fifo_rd_d;
  wire    [  7: 0] fifo_rdata;
  wire             new_rom;
  wire    [ 31: 0] num_bytes;
  wire    [  6: 0] rfifo_entries;
  wire             rfifo_full;
  wire    [  5: 0] rfifo_used;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_drom, which is an e_drom
  jtag_uart_0_drom_module jtag_uart_0_drom
    (
      .clk       (clk),
      .incr_addr (fifo_rd_d),
      .new_rom   (new_rom),

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩一卡二卡三卡| 国产91对白在线观看九色| 欧美日韩不卡一区二区| 图片区小说区国产精品视频| 欧美日韩一区成人| 久久成人18免费观看| 久久久99免费| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 94-欧美-setu| 亚洲欧美电影一区二区| 欧美亚洲动漫精品| 久久99国产精品久久99| 国产亚洲美州欧州综合国| voyeur盗摄精品| 夜夜嗨av一区二区三区四季av| 成人黄色777网| 亚洲一区二区视频在线| 日韩美女视频在线| 成人免费福利片| 天堂在线一区二区| 久久尤物电影视频在线观看| 91网站最新地址| 午夜av电影一区| 中文天堂在线一区| 欧美三级三级三级| 国产精品一区久久久久| 日韩理论片一区二区| 欧美老肥妇做.爰bbww| 国产精品亚洲人在线观看| 亚洲青青青在线视频| 日韩欧美资源站| 成人午夜碰碰视频| 日韩主播视频在线| 亚洲国产电影在线观看| 欧美一区二区在线视频| 国产精品一区三区| 亚洲国产精品久久久久婷婷884| 日韩精品最新网址| 91黄视频在线观看| 成人毛片在线观看| 青青青爽久久午夜综合久久午夜| 亚洲欧洲av另类| 精品国产一区二区三区久久影院| 97国产一区二区| 国产精品自拍在线| 日韩电影一二三区| 亚洲成a人v欧美综合天堂下载| 久久久av毛片精品| 欧美不卡一区二区三区| 欧美日韩免费一区二区三区| 99在线精品免费| 国产一区91精品张津瑜| 日本一道高清亚洲日美韩| 亚洲欧美日韩国产成人精品影院| 久久免费午夜影院| 欧美日韩午夜精品| 欧美午夜电影在线播放| gogo大胆日本视频一区| 风间由美性色一区二区三区| 韩国精品久久久| 日韩精品每日更新| 亚洲午夜久久久久久久久电影网 | 日韩视频123| 欧美日韩激情一区二区| 色婷婷综合久久久久中文一区二区| 国产成人在线网站| 国产高清不卡一区| 久久se精品一区精品二区| 日韩不卡一区二区三区 | 欧美性色欧美a在线播放| 成人国产免费视频| 不卡一区二区三区四区| jiyouzz国产精品久久| 99精品视频在线观看| 成人黄色一级视频| jlzzjlzz国产精品久久| 欧美一级午夜免费电影| 欧美日韩国产精品成人| 欧美欧美欧美欧美| 91精品欧美综合在线观看最新| 欧美丝袜自拍制服另类| 欧美日韩高清一区| 欧美日韩高清影院| 欧美一级艳片视频免费观看| 欧美成人女星排名| 久久综合久久鬼色| 日本一区二区动态图| 国产精品午夜久久| 亚洲乱码国产乱码精品精的特点| 亚洲美女免费在线| 亚洲444eee在线观看| 日本女优在线视频一区二区| 久久狠狠亚洲综合| 国产福利一区二区三区视频在线| www.一区二区| 欧美在线免费视屏| 日韩欧美国产一区二区三区| 久久女同性恋中文字幕| 国产精品成人在线观看| 亚洲综合在线观看视频| 日本成人在线网站| 国产成人av一区| 在线观看成人小视频| 51精品国自产在线| 国产日韩精品一区二区三区| 亚洲色图欧洲色图| 五月天视频一区| 国产美女在线精品| 欧美无人高清视频在线观看| 日韩三区在线观看| 欧美高清在线视频| 午夜精品福利视频网站| 国产精品69毛片高清亚洲| 色婷婷一区二区| 日韩精品一区二区三区在线播放| 国产精品国产三级国产有无不卡| 亚洲国产精品久久人人爱| 国产麻豆精品久久一二三| 日本韩国欧美在线| 久久精品视频一区二区| 亚洲国产视频一区二区| 国产精品羞羞答答xxdd| 91网址在线看| 日韩欧美激情在线| 日韩一区有码在线| 久久精品国产精品青草| 91亚洲精华国产精华精华液| 日韩精品一区二| 一区二区三区不卡在线观看| 国产精品亚洲专一区二区三区| 欧美性猛交一区二区三区精品| 精品国产污污免费网站入口| 亚洲日本在线天堂| 国产资源在线一区| 欧美男人的天堂一二区| 国产精品成人一区二区艾草| 国产在线一区二区综合免费视频| 欧美体内she精高潮| 亚洲国产高清在线| 国产中文一区二区三区| 欧美日本韩国一区二区三区视频| 欧美国产一区视频在线观看| 久久99精品久久只有精品| 欧美日韩在线播放三区| 亚洲精品国产精华液| 成人99免费视频| 国产亚洲欧美日韩日本| 极品少妇一区二区三区精品视频| 欧美日韩精品专区| 亚洲精品第1页| 一本一道久久a久久精品| 中文字幕一区二区在线播放| 国产又黄又大久久| 日韩免费性生活视频播放| 日韩影院在线观看| 久久综合久久99| 国产九色精品成人porny| 日韩免费高清电影| 麻豆久久久久久| 欧美一级精品大片| 日本一不卡视频| 91精品国产综合久久久久久久久久 | 国产一区二区91| 欧美成人一级视频| 老司机精品视频导航| 欧美一区日韩一区| 麻豆中文一区二区| 欧美一区二区三区成人| 日韩成人dvd| 精品久久久久一区二区国产| 麻豆一区二区在线| 久久一留热品黄| 处破女av一区二区| 亚洲天堂福利av| 91久久奴性调教| 亚洲午夜精品在线| 欧美一区二区三区白人| 国内精品写真在线观看| 国产肉丝袜一区二区| thepron国产精品| 亚洲一区二区av电影| 9191久久久久久久久久久| 另类专区欧美蜜桃臀第一页| 91精品国产欧美一区二区成人 | 国产校园另类小说区| 成人激情小说乱人伦| 亚洲另类色综合网站| 欧美群妇大交群的观看方式| 精品一区二区三区在线观看| 欧美精品一区二区三| 丰满放荡岳乱妇91ww| 一区二区不卡在线视频 午夜欧美不卡在| av一区二区久久| 亚洲国产精品天堂| 精品国产电影一区二区| 99国产精品久久久| 视频一区二区三区中文字幕| 2021久久国产精品不只是精品| 成人黄页在线观看| 日韩av一二三|