亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? bufu1.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                              d:\mux\kechengsheji\bufu1.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/12/2009 16:44:11

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


BUFU1


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

bufu1     EPF10K10LC84-3   3      1      0    0         0  %    19       3  %

User Pins:                 3      1      0  



Project Information                              d:\mux\kechengsheji\bufu1.rpt

** FILE HIERARCHY **



|lpm_add_sub:132|
|lpm_add_sub:132|addcore:adder|
|lpm_add_sub:132|altshift:result_ext_latency_ffs|
|lpm_add_sub:132|altshift:carry_ext_latency_ffs|
|lpm_add_sub:132|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:191|
|lpm_add_sub:191|addcore:adder|
|lpm_add_sub:191|altshift:result_ext_latency_ffs|
|lpm_add_sub:191|altshift:carry_ext_latency_ffs|
|lpm_add_sub:191|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                     d:\mux\kechengsheji\bufu1.rpt
bufu1

***** Logic for device 'bufu1' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
        co | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  s  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  t  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  o  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  p  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                     d:\mux\kechengsheji\bufu1.rpt
bufu1

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B2       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       1/22(  4%)   
B4       3/ 8( 37%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   
B12      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             1/53     (  1%)
Total logic cells used:                         19/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.26/4    ( 81%)
Total fan-in:                                  62/2304    (  2%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     19
Total flipflops required:                        9
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         2/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   8   0   3   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0     19/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   8   0   3   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0     19/0  



Device-Specific Information:                     d:\mux\kechengsheji\bufu1.rpt
bufu1

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    1  reset
  42      -     -    -    --      INPUT                0    0    0    8  stop


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                     d:\mux\kechengsheji\bufu1.rpt
bufu1

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  22      -     -    B    --     OUTPUT                0    1    0    0  co


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                     d:\mux\kechengsheji\bufu1.rpt
bufu1

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    B    12       AND2                0    2    0    2  |LPM_ADD_SUB:132|addcore:adder|:55
   -      5     -    B    02       AND2                0    2    0    1  |LPM_ADD_SUB:191|addcore:adder|:55
   -      7     -    B    02       AND2                0    3    0    1  |LPM_ADD_SUB:191|addcore:adder|:59
   -      1     -    B    04       SOFT    s   !       1    0    0    1  reset~1
   -      2     -    B    04       DFFE   +            0    3    1    0  :4
   -      8     -    B    02       DFFE   +            1    2    0    1  shi3 (:6)
   -      6     -    B    02       DFFE   +            1    2    0    2  shi2 (:7)
   -      4     -    B    02       DFFE   +            1    2    0    3  shi1 (:8)
   -      3     -    B    02       DFFE   +            1    0    0    4  shi0 (:9)
   -      8     -    B    12       DFFE   +            1    2    0    2  bai3 (:10)
   -      6     -    B    12       DFFE   +            1    2    0    3  bai2 (:11)
   -      3     -    B    12       DFFE   +            1    2    0    3  bai1 (:12)
   -      1     -    B    02       DFFE   +            1    1    0    3  bai0 (:13)
   -      2     -    B    02        OR2        !       0    4    0   11  :89
   -      1     -    B    12        OR2        !       0    4    0    4  :107
   -      8     -    B    04       AND2    s           0    2    0    1  ~234~1
   -      7     -    B    12        OR2                0    4    0    1  :234
   -      5     -    B    12        OR2                0    4    0    1  :240
   -      2     -    B    12        OR2                0    4    0    1  :246


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                     d:\mux\kechengsheji\bufu1.rpt
bufu1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日欧美一区二区| 亚洲影院久久精品| 欧美电影免费观看高清完整版| 91免费看片在线观看| av综合在线播放| 91免费视频网址| 欧美日韩在线播放三区| 精品视频一区 二区 三区| 欧美在线观看视频一区二区三区| 99在线精品免费| 在线精品观看国产| 欧美色综合网站| 欧美一卡2卡三卡4卡5免费| 精品日韩99亚洲| 中文字幕欧美日韩一区| 亚洲乱码国产乱码精品精98午夜| 国产精品久久久久天堂| 欧美激情一区不卡| 亚洲精品成a人| 日韩激情视频网站| 激情深爱一区二区| 成人av免费在线播放| 欧美综合色免费| 日韩欧美一级片| 中文字幕电影一区| 亚洲福利国产精品| 国产一区二区三区在线观看免费视频| 国产黄色成人av| 在线看日本不卡| 日韩视频一区二区在线观看| 国产午夜精品一区二区三区四区| 中文字幕一区二区三| 日韩中文字幕亚洲一区二区va在线| 久久国产尿小便嘘嘘| av影院午夜一区| 日韩一区二区免费在线观看| 中文字幕av一区二区三区高| 婷婷久久综合九色综合绿巨人| 国产成人av自拍| 欧亚洲嫩模精品一区三区| 久久精品网站免费观看| 亚洲午夜久久久久中文字幕久| 蜜臀精品久久久久久蜜臀| 波多野结衣一区二区三区 | 色婷婷国产精品综合在线观看| 欧美日韩精品一区二区三区蜜桃| 久久免费国产精品| 午夜久久久久久久久| 成人妖精视频yjsp地址| 日韩精品一区二区三区在线观看| 国产精品色在线| 久久国产尿小便嘘嘘尿| 在线成人av网站| 亚洲一区在线观看免费| 成人激情动漫在线观看| 精品国产一区二区在线观看| 一级特黄大欧美久久久| 91亚洲永久精品| 国产精品午夜电影| 韩国一区二区在线观看| 欧美精品九九99久久| 亚洲精选一二三| 97aⅴ精品视频一二三区| 国产片一区二区| 国产老妇另类xxxxx| 在线不卡欧美精品一区二区三区| 一区二区在线观看免费| 99精品视频一区二区三区| 国产精品免费视频一区| 国产不卡视频在线播放| 国产午夜精品一区二区三区嫩草| 美国十次综合导航| 欧美一卡2卡3卡4卡| 免费在线视频一区| 欧美一级黄色录像| 久久精品国产999大香线蕉| 欧美嫩在线观看| 蜜臀精品一区二区三区在线观看 | 亚洲成人777| 精品视频在线视频| 午夜电影网亚洲视频| 欧美亚洲尤物久久| 午夜精品在线视频一区| 欧美情侣在线播放| 久国产精品韩国三级视频| 精品福利一区二区三区免费视频| 精品无人区卡一卡二卡三乱码免费卡 | 另类小说视频一区二区| 日韩精品一区二区三区在线 | 久久综合色天天久久综合图片| 美女在线视频一区| 精品对白一区国产伦| 国产成人超碰人人澡人人澡| 亚洲欧洲另类国产综合| 在线精品视频免费播放| 日本免费新一区视频| 精品成人一区二区| 不卡一卡二卡三乱码免费网站| 一区二区三区在线观看视频 | 久久精品国产色蜜蜜麻豆| 2017欧美狠狠色| 91在线小视频| 三级一区在线视频先锋| 国产亚洲欧美一区在线观看| 91丨porny丨户外露出| 蜜臀av性久久久久蜜臀aⅴ流畅 | 日本成人在线电影网| 久久精品一区二区三区不卡| 色老综合老女人久久久| 美国三级日本三级久久99| 国产精品久久久久久福利一牛影视| 色婷婷av久久久久久久| 狠狠色丁香久久婷婷综合丁香| 日韩美女精品在线| 日韩视频免费观看高清完整版 | 久久国产三级精品| 亚洲免费视频中文字幕| 亚洲精品一区二区三区99| 欧美在线视频你懂得| 国产v日产∨综合v精品视频| 天天综合天天综合色| 国产精品电影一区二区| 91精品国产色综合久久久蜜香臀| 国产99精品视频| 日本女人一区二区三区| 亚洲激情图片qvod| 国产精品网站一区| 精品少妇一区二区三区| 欧美中文字幕一二三区视频| 国产精品99久久久| 精品亚洲成a人在线观看| 五月天激情综合网| 亚洲高清视频中文字幕| 国产精品传媒视频| 久久精品夜色噜噜亚洲aⅴ| 91精品国产综合久久香蕉麻豆| 91在线一区二区| 成人a区在线观看| 国产91在线|亚洲| 精品一区二区在线视频| 奇米色一区二区| 日韩专区中文字幕一区二区| 一区二区在线电影| 亚洲精品成人在线| 亚洲一区二区三区四区的 | 欧美在线影院一区二区| 99国产精品久久久久久久久久久 | 日本视频一区二区三区| 亚洲香蕉伊在人在线观| 亚洲国产另类精品专区| 亚洲一区二区3| 亚洲精品五月天| 亚洲一区免费观看| 亚洲一二三四区| 日韩av电影一区| 久久精品理论片| 久久99这里只有精品| 久久er精品视频| 国产精品羞羞答答xxdd| 国产成人av电影在线| 99久久精品免费看国产免费软件| av电影一区二区| 日本韩国欧美三级| 欧美女孩性生活视频| 欧美xxxxx裸体时装秀| 精品成人一区二区三区| 国产精品久久久久久福利一牛影视| 国产精品国产a| 亚洲成人av在线电影| 另类人妖一区二区av| 国产一区二区福利| 成人黄页在线观看| 91福利区一区二区三区| 欧美一二三四区在线| 久久人人爽人人爽| 国产精品成人一区二区艾草| 一区二区三区中文免费| 日本aⅴ亚洲精品中文乱码| 国产精品一区二区在线观看网站 | 经典三级一区二区| www.久久久久久久久| 色欧美日韩亚洲| 日韩写真欧美这视频| 国产精品麻豆网站| 视频在线观看国产精品| 国产美女av一区二区三区| 色综合久久久久综合体| 日韩你懂的电影在线观看| 中文字幕一区二区三区蜜月| 天堂成人免费av电影一区| 国产激情视频一区二区三区欧美| 在线中文字幕一区| 国产三级久久久| 亚洲成人午夜影院| 99热99精品| 亚洲精品一区二区在线观看| 一区二区三区国产精华| 国产精品资源网站| 51精品秘密在线观看| 中文字幕永久在线不卡|