亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? vb48.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                            f:\sss\vb48.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/11/2005 21:11:45

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


VB48


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

vb48      EPF10K10LC84-3   5      7      0    0         0  %    20       3  %

User Pins:                 5      7      0  



Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

***** Logic for device 'vb48' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R     R  R  R  R  R     R           R     R  R  R  R     O     
                E     E  E  E  E  E     E           E     E  E  E  E     N     
                S     S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E     E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R     R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V     V  V  V  V  V  I  V     b     V  I  V  V  V  V  T  O  C  
                E  y  E  E  E  E  E  N  E  a  i  a  E  N  E  E  E  E  C  N  E  
                D  5  D  D  D  D  D  T  D  1  n  3  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | y0 
      #TDI | 15                                                              71 | y4 
        y1 | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | y3 
        y2 | 18                                                              68 | GNDINT 
        y6 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  a  G  a  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  2  N  0  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D     C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I     I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N     N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T     T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A2       8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2      10/22( 45%)   
A3       4/ 8( 50%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       5/22( 22%)   
A11      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    0/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 5/6      ( 83%)
Total I/O pins used:                             7/53     ( 13%)
Total logic cells used:                         20/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.60/4    ( 90%)
Total fan-in:                                  72/2304    (  3%)

Total input pins required:                       5
Total input I/O cell registers required:         0
Total output pins required:                      7
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     20
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         3/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   8   4   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     20/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   8   4   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     20/0  



Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  44      -     -    -    --      INPUT                0    0    0    9  a0
   2      -     -    -    --      INPUT                0    0    0   10  a1
  42      -     -    -    --      INPUT                0    0    0   10  a2
  84      -     -    -    --      INPUT                0    0    0   10  a3
   1      -     -    -    --      INPUT                0    0    0    7  bin


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  72      -     -    A    --     OUTPUT                0    1    0    0  y0
  16      -     -    A    --     OUTPUT                0    1    0    0  y1
  18      -     -    A    --     OUTPUT                0    1    0    0  y2
  69      -     -    A    --     OUTPUT                0    1    0    0  y3
  71      -     -    A    --     OUTPUT                0    1    0    0  y4
  10      -     -    -    01     OUTPUT                0    1    0    0  y5
  19      -     -    A    --     OUTPUT                0    1    0    0  y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    A    11        OR2        !       4    0    0    2  :332
   -      3     -    A    11        OR2        !       4    0    0    5  :368
   -      2     -    A    11        OR2        !       4    0    0    5  :380
   -      3     -    A    03        OR2                4    0    0    1  :383
   -      4     -    A    11        OR2    s           4    0    0    1  ~416~1
   -      5     -    A    11        OR2                4    0    0    1  :448
   -      8     -    A    11        OR2                4    0    0    1  :467
   -      6     -    A    11        OR2                0    3    0    1  :476
   -      1     -    A    03        OR2                4    0    0    1  :509
   -      1     -    A    11        OR2                4    0    0    2  :536
   -      7     -    A    02       AND2                0    3    0    1  :550
   -      2     -    A    03       AND2    s           3    0    0    4  ~575~1
   -      7     -    A    03       AND2                1    1    1    0  :615
   -      2     -    A    02        OR2                1    3    1    0  :621
   -      4     -    A    02        OR2                1    3    1    0  :627
   -      8     -    A    02        OR2                1    3    1    0  :633
   -      5     -    A    02        OR2                1    3    1    0  :639
   -      1     -    A    02        OR2                1    2    1    0  :645
   -      6     -    A    02       AND2    s           0    2    0    1  ~651~1
   -      3     -    A    02        OR2                1    3    1    0  :651


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       4/ 96(  4%)    11/ 48( 22%)     0/ 48(  0%)    0/16(  0%)      6/16( 37%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美国产精品一区| 欧美日韩精品电影| 国产一区二区不卡| 精品在线播放午夜| 国模大尺度一区二区三区| 国产在线不卡一卡二卡三卡四卡| 亚洲大片在线观看| 日韩和欧美一区二区| 免费人成精品欧美精品| 美女免费视频一区二区| 国产大片一区二区| 成人一区二区视频| 色八戒一区二区三区| 欧美日韩视频第一区| 4438x成人网最大色成网站| 日韩午夜精品视频| 国产女人18毛片水真多成人如厕| 中文字幕第一区第二区| 亚洲久草在线视频| 日韩一区精品视频| 国产一区二区三区观看| 成年人网站91| 欧美精品第1页| 久久亚洲精品小早川怜子| 国产精品看片你懂得 | 精品一二线国产| 成人午夜电影小说| 欧美日韩一区二区欧美激情 | 91精品国产美女浴室洗澡无遮挡| 日韩欧美成人激情| 久久久精品国产免大香伊| 亚洲人成小说网站色在线| 天天av天天翘天天综合网| 国产一区二区精品久久91| 色欧美片视频在线观看 | av中文字幕一区| 日韩视频一区二区三区 | 亚洲在线成人精品| 国产中文一区二区三区| 91麻豆国产福利在线观看| 精品奇米国产一区二区三区| 中文字幕一区免费在线观看| 日本成人中文字幕在线视频| 色女孩综合影院| 亚洲精品在线免费观看视频| 亚洲国产日日夜夜| 成人动漫在线一区| 久久久精品蜜桃| 蜜桃久久久久久| 欧美午夜一区二区| 18成人在线视频| 国产一区二区在线电影| 欧美乱妇23p| 亚洲综合免费观看高清完整版在线| 国产馆精品极品| 精品奇米国产一区二区三区| 日韩中文字幕麻豆| 欧美日韩免费观看一区三区| 亚洲女爱视频在线| 成人国产精品免费| 亚洲国产成人在线| 国产露脸91国语对白| 精品久久人人做人人爱| 久久精品国产色蜜蜜麻豆| 欧美日韩黄色一区二区| 亚洲综合图片区| 日本韩国欧美三级| 悠悠色在线精品| 色8久久精品久久久久久蜜| 综合网在线视频| 99视频精品全部免费在线| 亚洲国产高清不卡| www.在线成人| 日韩理论在线观看| 91亚洲精品久久久蜜桃| 亚洲欧美日韩人成在线播放| 不卡av在线网| 亚洲欧美另类小说| 91国偷自产一区二区三区观看| 亚洲免费观看高清完整版在线| 99久久免费精品高清特色大片| 中文字幕一区二区三区av| 99久久久国产精品免费蜜臀| 亚洲精品高清视频在线观看| 欧美在线免费播放| 日本午夜一区二区| 精品国产三级电影在线观看| 国产69精品久久久久毛片| 国产精品传媒入口麻豆| 在线观看日韩av先锋影音电影院| 天天综合网 天天综合色| 精品理论电影在线| 成人黄页在线观看| 亚洲色图丝袜美腿| 欧美一级片免费看| 国产成人高清在线| 一区二区三区在线观看视频| 91精品国产91热久久久做人人| 韩国精品一区二区| 亚洲欧洲韩国日本视频| 欧美色网一区二区| 国产一区二区三区四区在线观看| 国产精品三级视频| 精品视频一区三区九区| 国内精品在线播放| 亚洲激情图片小说视频| 欧美不卡一区二区三区| 一本大道久久a久久精二百| 日韩精品成人一区二区三区 | 亚洲一区二区成人在线观看| 日韩欧美国产综合在线一区二区三区| 国产成人在线视频播放| 亚洲aⅴ怡春院| 国产精品久久久99| 欧美一区二区三区四区在线观看| 不卡视频一二三| 免费视频一区二区| 婷婷六月综合网| 久久久精品免费观看| 欧美年轻男男videosbes| 成人av手机在线观看| 美女任你摸久久| 五月综合激情日本mⅴ| 中文字幕第一区第二区| 精品国产伦理网| 欧美日韩国产影片| 色素色在线综合| 国产成人aaa| 国产精品伊人色| 精品中文av资源站在线观看| 国产精品一区二区在线看| 成人深夜在线观看| 1区2区3区欧美| 奇米色一区二区| 亚洲啪啪综合av一区二区三区| 国产精品99精品久久免费| 亚洲成av人片在线| 一区二区三区不卡在线观看| 国产精品久久久久久久久久久免费看 | 国产伦精品一区二区三区免费迷| 亚洲成国产人片在线观看| 亚洲人吸女人奶水| 亚洲欧美在线视频观看| 久久久www成人免费无遮挡大片| 欧美成人艳星乳罩| 日韩欧美激情一区| 日韩精品一区二区三区在线播放| 91精品国产欧美一区二区| 91精品欧美一区二区三区综合在 | 青青草视频一区| 日韩影院免费视频| 午夜日韩在线观看| 日韩精品国产欧美| 麻豆中文一区二区| 精品综合免费视频观看| 韩国av一区二区三区四区| 国产一区二区成人久久免费影院| 国产精品18久久久久久久久久久久| 精品伊人久久久久7777人| 国产成人免费在线观看| 成人手机在线视频| 日本高清视频一区二区| 欧美一级夜夜爽| 日韩欧美激情四射| 国产精品入口麻豆九色| 亚洲人成在线观看一区二区| 亚洲国产日韩av| 美脚の诱脚舐め脚责91| 国产一区二三区好的| 99精品国产99久久久久久白柏| 在线一区二区观看| 日韩一区二区在线观看视频| 国产欧美一区二区精品性| 国产精品久久影院| 天天色天天操综合| 国产麻豆成人传媒免费观看| www.亚洲人| 欧美一区二区成人6969| 国产日产欧美一区二区视频| 亚洲欧美日韩中文字幕一区二区三区 | 99久久国产综合色|国产精品| 91国在线观看| 欧美精品一区二区蜜臀亚洲| 中文字幕一区在线| 日韩成人av影视| av一区二区不卡| 91精品国产免费| 综合电影一区二区三区| 蜜臀久久99精品久久久久宅男| 国产69精品久久777的优势| 欧美性淫爽ww久久久久无| 亚洲精品一区二区精华| 亚洲综合一区二区精品导航| 精品一区二区免费| 欧美日韩免费在线视频| 欧美极品aⅴ影院| 久久精品72免费观看| 91福利国产成人精品照片| 国产日产欧美一区| 奇米综合一区二区三区精品视频|