亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? vb48.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                            f:\sss\vb48.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/11/2005 21:11:45

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


VB48


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

vb48      EPF10K10LC84-3   5      7      0    0         0  %    20       3  %

User Pins:                 5      7      0  



Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

***** Logic for device 'vb48' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R     R  R  R  R  R     R           R     R  R  R  R     O     
                E     E  E  E  E  E     E           E     E  E  E  E     N     
                S     S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E     E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R     R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V     V  V  V  V  V  I  V     b     V  I  V  V  V  V  T  O  C  
                E  y  E  E  E  E  E  N  E  a  i  a  E  N  E  E  E  E  C  N  E  
                D  5  D  D  D  D  D  T  D  1  n  3  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | y0 
      #TDI | 15                                                              71 | y4 
        y1 | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | y3 
        y2 | 18                                                              68 | GNDINT 
        y6 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  a  G  a  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  2  N  0  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     D     C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     I     I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N     N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T     T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A2       8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2      10/22( 45%)   
A3       4/ 8( 50%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       5/22( 22%)   
A11      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    0/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 5/6      ( 83%)
Total I/O pins used:                             7/53     ( 13%)
Total logic cells used:                         20/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.60/4    ( 90%)
Total fan-in:                                  72/2304    (  3%)

Total input pins required:                       5
Total input I/O cell registers required:         0
Total output pins required:                      7
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     20
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         3/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   8   4   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     20/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   8   4   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     20/0  



Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  44      -     -    -    --      INPUT                0    0    0    9  a0
   2      -     -    -    --      INPUT                0    0    0   10  a1
  42      -     -    -    --      INPUT                0    0    0   10  a2
  84      -     -    -    --      INPUT                0    0    0   10  a3
   1      -     -    -    --      INPUT                0    0    0    7  bin


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  72      -     -    A    --     OUTPUT                0    1    0    0  y0
  16      -     -    A    --     OUTPUT                0    1    0    0  y1
  18      -     -    A    --     OUTPUT                0    1    0    0  y2
  69      -     -    A    --     OUTPUT                0    1    0    0  y3
  71      -     -    A    --     OUTPUT                0    1    0    0  y4
  10      -     -    -    01     OUTPUT                0    1    0    0  y5
  19      -     -    A    --     OUTPUT                0    1    0    0  y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    A    11        OR2        !       4    0    0    2  :332
   -      3     -    A    11        OR2        !       4    0    0    5  :368
   -      2     -    A    11        OR2        !       4    0    0    5  :380
   -      3     -    A    03        OR2                4    0    0    1  :383
   -      4     -    A    11        OR2    s           4    0    0    1  ~416~1
   -      5     -    A    11        OR2                4    0    0    1  :448
   -      8     -    A    11        OR2                4    0    0    1  :467
   -      6     -    A    11        OR2                0    3    0    1  :476
   -      1     -    A    03        OR2                4    0    0    1  :509
   -      1     -    A    11        OR2                4    0    0    2  :536
   -      7     -    A    02       AND2                0    3    0    1  :550
   -      2     -    A    03       AND2    s           3    0    0    4  ~575~1
   -      7     -    A    03       AND2                1    1    1    0  :615
   -      2     -    A    02        OR2                1    3    1    0  :621
   -      4     -    A    02        OR2                1    3    1    0  :627
   -      8     -    A    02        OR2                1    3    1    0  :633
   -      5     -    A    02        OR2                1    3    1    0  :639
   -      1     -    A    02        OR2                1    2    1    0  :645
   -      6     -    A    02       AND2    s           0    2    0    1  ~651~1
   -      3     -    A    02        OR2                1    3    1    0  :651


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                                   f:\sss\vb48.rpt
vb48

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       4/ 96(  4%)    11/ 48( 22%)     0/ 48(  0%)    0/16(  0%)      6/16( 37%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美激情综合在线| 精品无码三级在线观看视频| 精品国产乱码久久久久久久| 欧美精品久久99久久在免费线 | 在线观看日韩毛片| 色综合天天综合网国产成人综合天| 国产成人一级电影| 国产精品 欧美精品| 国产精品亚洲午夜一区二区三区 | 国产精品久久夜| 中文字幕日本不卡| 亚洲同性同志一二三专区| 中文字幕一区二区三区蜜月| 国产精品久久久久永久免费观看 | 欧美伊人精品成人久久综合97| 欧美中文字幕一区二区三区亚洲| 欧美日韩你懂得| 日韩一级视频免费观看在线| 欧美sm极限捆绑bd| 国产亚洲成av人在线观看导航| 国产亚洲欧美日韩在线一区| 国产精品国产精品国产专区不蜜 | 亚洲午夜视频在线| 午夜精品影院在线观看| 丝袜美腿亚洲综合| 另类的小说在线视频另类成人小视频在线| 精一区二区三区| 成人美女在线观看| 欧洲亚洲精品在线| 日韩欧美高清dvd碟片| 国产亚洲精品福利| 亚洲一区二区不卡免费| 久久精品国产久精国产| 成人午夜av电影| 欧美性一级生活| 日韩欧美二区三区| 国产精品乱人伦中文| 亚洲综合999| 捆绑调教一区二区三区| 成人av电影在线| 欧美精品777| 日本一区二区三区在线不卡| 亚洲综合一区二区精品导航| 久久精品国产99国产| 99精品视频在线播放观看| 欧美另类z0zxhd电影| 国产亚洲欧美日韩日本| 亚洲777理论| 国产a精品视频| 欧美日韩中文字幕精品| 久久久久久久久久美女| 亚洲国产三级在线| 国产一区二区剧情av在线| 在线精品国精品国产尤物884a| 91麻豆精品国产自产在线观看一区| 国产视频一区在线播放| 日本最新不卡在线| 99re这里都是精品| 欧美成人a在线| 亚洲成年人影院| 成人激情黄色小说| 欧美一区二区三区在线电影| 中文字幕一区二区在线观看| 午夜欧美一区二区三区在线播放| 国产成人av影院| 日韩视频在线观看一区二区| 自拍偷拍亚洲激情| 国产精品羞羞答答xxdd| 欧美一二三区在线| 亚洲国产日韩一级| 色综合天天综合| 国产欧美一区在线| 日本vs亚洲vs韩国一区三区| 色94色欧美sute亚洲13| 国产精品天干天干在线综合| 精品一区精品二区高清| 欧美精品亚洲二区| 一区二区三区在线免费| 99久久久国产精品免费蜜臀| wwwwww.欧美系列| 秋霞电影一区二区| 欧美日韩在线播放一区| 亚洲精品国产品国语在线app| 国产 日韩 欧美大片| 欧美精品一区二区三区蜜桃| 日本女人一区二区三区| 欧美精品在欧美一区二区少妇| 亚洲尤物视频在线| 91免费视频观看| 国产精品理论片在线观看| 国产一区二区剧情av在线| 欧美精品一区二区三区一线天视频| 丝袜美腿亚洲综合| 欧美日韩高清在线播放| 亚洲18影院在线观看| 欧美在线视频你懂得| 亚洲综合激情小说| 在线看一区二区| 亚洲国产综合人成综合网站| 色悠久久久久综合欧美99| 中文字幕日韩精品一区 | 欧美国产禁国产网站cc| 国产精品资源在线看| ww亚洲ww在线观看国产| 国产自产视频一区二区三区| 欧美成人一区二区三区在线观看 | 欧美日本一区二区三区| 亚洲成人午夜电影| 欧美日韩高清一区二区三区| 日韩av电影一区| 欧美电影免费观看高清完整版在线观看| 五月天欧美精品| 欧美大片在线观看一区| 久久99精品国产麻豆婷婷| 精品成人免费观看| 国产精品亚洲一区二区三区妖精| 日本一二三不卡| 91丨porny丨首页| 亚洲综合成人在线视频| 欧美久久一二区| 久久精品国产**网站演员| xnxx国产精品| 波波电影院一区二区三区| 亚洲欧美视频在线观看| 91高清在线观看| 日韩激情在线观看| 久久久一区二区| 99精品热视频| 亚洲成a人在线观看| 日韩午夜在线观看| 国产成人一区二区精品非洲| 亚洲欧美日韩成人高清在线一区| 在线免费亚洲电影| 麻豆国产精品777777在线| 国产无一区二区| 91久久久免费一区二区| 久久国产精品第一页| 国产精品乱子久久久久| 欧美日韩国产一区| 国产精品18久久久久久vr| 亚洲精品乱码久久久久久日本蜜臀| 欧美在线三级电影| 激情综合网最新| 亚洲品质自拍视频| 精品日韩av一区二区| 91性感美女视频| 蜜桃精品视频在线| 亚洲丝袜另类动漫二区| 91精品欧美久久久久久动漫| 国产成人免费视频网站| 一区二区三区中文字幕| 26uuu国产日韩综合| 日本精品一级二级| 国产真实乱对白精彩久久| 一区二区三区欧美亚洲| 欧美成人女星排行榜| 99久久国产免费看| 美女网站色91| 一区二区三区欧美日韩| 久久老女人爱爱| 欧美日韩国产首页在线观看| 国产91精品一区二区麻豆网站| 亚洲va欧美va天堂v国产综合| 国产午夜亚洲精品羞羞网站| 欧美女孩性生活视频| 成人avav影音| 国产主播一区二区| 亚洲v中文字幕| 亚洲欧洲精品一区二区三区| 日韩欧美国产不卡| 欧美日韩一级黄| 91在线看国产| 国产精品自拍毛片| 日本成人在线视频网站| 亚洲精品视频自拍| 国产日韩影视精品| 日韩视频一区二区在线观看| 欧美日韩视频专区在线播放| 99久久精品免费看| 久久99精品国产.久久久久久| 亚洲国产一区二区三区| 国产精品成人午夜| 国产夜色精品一区二区av| 欧美一卡二卡三卡四卡| 欧美三级韩国三级日本一级| 91日韩在线专区| 不卡一区在线观看| 国产成人亚洲综合色影视| 男人的天堂久久精品| 五月天丁香久久| 亚洲成人先锋电影| 亚洲第一av色| 亚洲午夜av在线| 亚洲一区二区av电影| 亚洲欧美另类综合偷拍| 亚洲欧美自拍偷拍色图| 国产精品高潮呻吟| 国产精品美女视频| 中文字幕欧美日本乱码一线二线| 久久久国产精华|