亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? zhengshu.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                           d:\mux\kechengsheji\zhengshu.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/12/2009 19:32:18

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ZHENGSHU


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

zhengshu  EPF10K10LC84-3   3      9      0    0         0  %    24       4  %

User Pins:                 3      9      0  



Project Information                           d:\mux\kechengsheji\zhengshu.rpt

** FILE HIERARCHY **



|lpm_add_sub:167|
|lpm_add_sub:167|addcore:adder|
|lpm_add_sub:167|altshift:result_ext_latency_ffs|
|lpm_add_sub:167|altshift:carry_ext_latency_ffs|
|lpm_add_sub:167|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:226|
|lpm_add_sub:226|addcore:adder|
|lpm_add_sub:226|altshift:result_ext_latency_ffs|
|lpm_add_sub:226|altshift:carry_ext_latency_ffs|
|lpm_add_sub:226|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                  d:\mux\kechengsheji\zhengshu.rpt
zhengshu

***** Logic for device 'zhengshu' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | ge_01 
      ^nCE | 14                                                              72 | ge_02 
      #TDI | 15                                                              71 | ge_00 
    shi_10 | 16                                                              70 | RESERVED 
    shi_13 | 17                                                              69 | shi_11 
    shi_12 | 18                                                              68 | GNDINT 
     ge_03 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  e  R  R  V  G  s  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  n  E  E  C  N  t  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  n  S  S  C  D  o  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E     E  E  I  I  p  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R     R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V     V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E     E  E                       E  E  E  E  E  E  E  
                   G  D  D     D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                  d:\mux\kechengsheji\zhengshu.rpt
zhengshu

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       4/22( 18%)   
A2       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
A9       8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             9/53     ( 16%)
Total logic cells used:                         24/576    (  4%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                  82/2304    (  3%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      9
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     24
Total flipflops required:                        9
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         4/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   8   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     24/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   8   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     24/0  



Device-Specific Information:                  d:\mux\kechengsheji\zhengshu.rpt
zhengshu

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    1  reset
  42      -     -    -    --      INPUT                0    0    0    9  stop


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                  d:\mux\kechengsheji\zhengshu.rpt
zhengshu

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  37      -     -    -    09     OUTPUT                0    1    0    0  enn
  71      -     -    A    --     OUTPUT                0    1    0    0  ge_00
  73      -     -    A    --     OUTPUT                0    1    0    0  ge_01
  72      -     -    A    --     OUTPUT                0    1    0    0  ge_02
  19      -     -    A    --     OUTPUT                0    1    0    0  ge_03
  16      -     -    A    --     OUTPUT                0    1    0    0  shi_10
  69      -     -    A    --     OUTPUT                0    1    0    0  shi_11
  18      -     -    A    --     OUTPUT                0    1    0    0  shi_12
  17      -     -    A    --     OUTPUT                0    1    0    0  shi_13


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                  d:\mux\kechengsheji\zhengshu.rpt
zhengshu

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    A    09       AND2                0    2    0    1  |LPM_ADD_SUB:167|addcore:adder|:55
   -      6     -    A    01       AND2                0    3    0    1  |LPM_ADD_SUB:167|addcore:adder|:59
   -      5     -    A    02       AND2                0    2    0    1  |LPM_ADD_SUB:226|addcore:adder|:55
   -      8     -    A    09       SOFT    s   !       1    0    0    1  reset~1
   -      1     -    A    09       DFFE   +            0    3    1    0  :4
   -      3     -    A    01       DFFE   +            1    2    1    4  shi3 (:14)
   -      5     -    A    09       DFFE   +            1    2    1    3  shi2 (:15)
   -      8     -    A    01       DFFE   +            1    2    1    4  shi1 (:16)
   -      1     -    A    01       DFFE   +            1    2    1    5  shi0 (:17)
   -      6     -    A    02       DFFE   +            1    2    1    2  ge3 (:18)
   -      3     -    A    02       DFFE   +            1    2    1    3  ge2 (:19)
   -      1     -    A    02       DFFE   +            1    2    1    4  ge1 (:20)
   -      4     -    A    09       DFFE   +            1    1    1    4  ge0 (:21)
   -      8     -    A    02        OR2        !       0    4    0    7  :124
   -      6     -    A    09        OR2    s           0    2    0    3  ~142~1
   -      7     -    A    01        OR2                0    4    0    1  :268
   -      2     -    A    01        OR2    s           0    4    0    3  ~269~1
   -      7     -    A    09        OR2                0    4    0    1  :274
   -      5     -    A    01        OR2                0    4    0    1  :280
   -      3     -    A    09       AND2    s           1    1    0    3  ~392~1
   -      7     -    A    02        OR2                0    4    0    1  :392
   -      4     -    A    02        OR2                0    4    0    1  :398
   -      2     -    A    02        OR2                0    3    0    1  :404
   -      4     -    A    01        OR2        !       0    4    0    8  :429


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                  d:\mux\kechengsheji\zhengshu.rpt
zhengshu

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       4/ 96(  4%)    11/ 48( 22%)     0/ 48(  0%)    0/16(  0%)      8/16( 50%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
五月婷婷久久丁香| 欧美一区二区三区四区高清| 国产成人午夜电影网| 粉嫩在线一区二区三区视频| 91啪亚洲精品| 日韩欧美综合一区| 最近日韩中文字幕| 天天综合网天天综合色| 91麻豆精品国产无毒不卡在线观看| 久久这里只有精品首页| 亚洲精品v日韩精品| 久国产精品韩国三级视频| 91久久免费观看| 久久这里都是精品| 成人午夜精品一区二区三区| 亚洲精品一区在线观看| 亚洲第一在线综合网站| 懂色av中文字幕一区二区三区| 国产精品不卡视频| 国产一区二区在线观看视频| 欧美日本一区二区| 亚洲精选视频免费看| 欧美久久久久久久久中文字幕| 亚洲欧美日韩久久精品| 成人av免费网站| 久久久久国产精品厨房| 美女网站视频久久| 欧美性猛交xxxxxxxx| 一区二区三区电影在线播| 成人美女在线视频| 五月激情综合婷婷| 国产精品网站在线播放| 丁香六月久久综合狠狠色| 亚洲午夜免费电影| 欧美天堂一区二区三区| 国产精品系列在线观看| 久久色中文字幕| 欧美三级电影在线观看| 亚洲成av人片在www色猫咪| 国产视频一区二区三区在线观看| 久久国产麻豆精品| 久久久午夜电影| 欧美日韩国产精品成人| 99久久综合精品| 洋洋av久久久久久久一区| 久久精品夜夜夜夜久久| 欧美高清hd18日本| 色婷婷久久久久swag精品| 亚洲精品视频在线看| 国产婷婷色一区二区三区| 日韩一区二区三区在线| 欧美中文字幕一区二区三区 | 日韩女优电影在线观看| 日本在线不卡视频| 一区二区三区在线视频免费| 国产三级精品视频| 日韩精品一二三四| 日韩欧美综合一区| 欧美探花视频资源| 成人动漫一区二区在线| 国产综合久久久久影院| 国产精品素人一区二区| 精品成人a区在线观看| 91精品国产综合久久久久| 欧美视频在线播放| 94-欧美-setu| 日韩av一区二区在线影视| 亚洲国产成人av网| 一二三四社区欧美黄| 久久久久亚洲综合| 色婷婷久久久久swag精品| 91网站最新地址| 日本精品裸体写真集在线观看| 成人免费观看男女羞羞视频| 国产成a人亚洲精品| 大桥未久av一区二区三区中文| 国产一区二区调教| 国产盗摄一区二区| 国产suv精品一区二区三区| 国产成人av在线影院| 成人一区二区在线观看| 成人av综合一区| 色吊一区二区三区| 欧美中文字幕一区二区三区| 欧美精品少妇一区二区三区| 欧美一区二区私人影院日本| 欧美一级日韩不卡播放免费| 精品国产乱码久久久久久免费| 精品国产91乱码一区二区三区| 久久久午夜精品理论片中文字幕| 国产拍欧美日韩视频二区| 中文字幕亚洲综合久久菠萝蜜| 91 com成人网| 精品免费视频.| 欧美日韩成人在线| 欧美一区二区三区思思人| 亚洲精品一线二线三线| 国产精品欧美一区喷水| 亚洲欧美激情在线| 日日欢夜夜爽一区| 国产乱码一区二区三区| 成人黄色软件下载| 欧美性色黄大片| 精品奇米国产一区二区三区| 日本一区二区三区视频视频| 奇米精品一区二区三区四区 | 国产精品久久久久一区 | 亚洲欧美日韩国产另类专区| 一区二区三区四区高清精品免费观看| 亚洲h在线观看| 国产精品影视天天线| 色综合久久88色综合天天免费| 91.麻豆视频| 国产精品理伦片| 蜜臀久久99精品久久久画质超高清 | 日本电影欧美片| 日韩欧美高清一区| 亚洲天堂av一区| 免费精品视频在线| 色综合天天综合| 粉嫩aⅴ一区二区三区四区| 在线视频一区二区三| 欧美精品一区二区三区四区| 一级日本不卡的影视| 国产成人鲁色资源国产91色综| 欧洲一区二区av| 欧美—级在线免费片| 国产日韩欧美a| 午夜在线电影亚洲一区| 成人黄色在线视频| 日韩精品一区二区三区swag| 亚洲激情自拍视频| 福利一区二区在线| 日韩精品一区在线观看| 亚洲成在人线免费| 99久久精品一区| 久久精品一区二区三区不卡| 亚洲va天堂va国产va久| 成人av一区二区三区| 亚洲精品在线网站| 奇米色777欧美一区二区| 欧美视频一区在线观看| 日韩码欧中文字| 国产夫妻精品视频| 精品久久久网站| 日本aⅴ免费视频一区二区三区| 色综合视频在线观看| 中文字幕免费一区| 国产精品99久久不卡二区| 日韩一区二区三区免费观看| 亚洲午夜久久久久久久久电影网| 97se亚洲国产综合自在线| 国产精品色眯眯| 成人丝袜视频网| 欧美极品aⅴ影院| 成人一区在线观看| 国产精品视频一二三区| 成人免费不卡视频| 中文字幕亚洲综合久久菠萝蜜| 成人免费福利片| 亚洲少妇屁股交4| 一本在线高清不卡dvd| 亚洲日本在线天堂| 99国产精品久久久久久久久久久| 国产精品久久三| 99精品热视频| 亚洲人成网站在线| 一本到高清视频免费精品| 亚洲精品日韩一| 欧美在线一区二区| 五月天亚洲精品| 51精品视频一区二区三区| 日本视频在线一区| 日韩精品一区二区三区蜜臀 | 日韩欧美中文字幕精品| 美女一区二区久久| 久久免费视频色| 成人av免费在线| 亚洲精品国产a久久久久久 | 亚洲国产中文字幕| av影院午夜一区| 热久久一区二区| 欧美一区二区视频在线观看2020| 婷婷综合另类小说色区| 欧美精品亚洲二区| 精品一区二区三区在线视频| 久久久久久久久99精品| 成人禁用看黄a在线| 亚洲免费电影在线| 欧美精品一二三区| 国产一区二区精品在线观看| 亚洲国产精品成人综合色在线婷婷 | 欧美久久久久久蜜桃| 久久99久久精品| 国产精品看片你懂得| 欧美日韩在线免费视频| 久久国产精品无码网站| 日韩伦理电影网| 日韩午夜在线观看| av中文字幕亚洲|