亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? lichengji0.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                             f:\kechengsheji\lichengji0.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2005 21:38:36

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


LICHENGJI0


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

lichengji0
      EPF10K10LC84-3       3      5      0    0         0  %    9        1  %

User Pins:                 3      5      0  



Project Information                             f:\kechengsheji\lichengji0.rpt

** FILE HIERARCHY **



|lpm_add_sub:66|
|lpm_add_sub:66|addcore:adder|
|lpm_add_sub:66|altshift:result_ext_latency_ffs|
|lpm_add_sub:66|altshift:carry_ext_latency_ffs|
|lpm_add_sub:66|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

***** Logic for device 'lichengji0' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | shifen_12 
        co | 22                        EPF10K10LC84-3                        64 | RESERVED 
 shifen_13 | 23                                                              63 | VCCINT 
 shifen_11 | 24                                                              62 | RESERVED 
 shifen_10 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  s  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  t  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  o  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  p  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B4       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       2/22(  9%)   
B12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             5/53     (  9%)
Total logic cells used:                          9/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.00/4    ( 75%)
Total fan-in:                                  27/2304    (  1%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      5
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      9
Total flipflops required:                        5
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   8   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0      9/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   8   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0      9/0  



Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    1  reset
  42      -     -    -    --      INPUT                0    0    0    4  stop


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  22      -     -    B    --     OUTPUT                0    1    0    0  co
  25      -     -    B    --     OUTPUT                0    1    0    0  shifen_10
  24      -     -    B    --     OUTPUT                0    1    0    0  shifen_11
  65      -     -    B    --     OUTPUT                0    1    0    0  shifen_12
  23      -     -    B    --     OUTPUT                0    1    0    0  shifen_13


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      6     -    B    04       AND2                0    3    0    1  |LPM_ADD_SUB:66|addcore:adder|:59
   -      4     -    B    04        OR2                0    3    0    1  |LPM_ADD_SUB:66|addcore:adder|:68
   -      1     -    B    12       SOFT    s   !       1    0    0    1  reset~1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品午夜在线| 奇米影视在线99精品| 五月婷婷激情综合| 欧美日韩一区二区三区免费看| 亚洲人精品一区| 色婷婷综合激情| 亚洲一区二区在线视频| 欧美综合一区二区| 婷婷成人综合网| 日韩欧美你懂的| 成人av动漫在线| 午夜欧美在线一二页| 欧美xxxx在线观看| 高潮精品一区videoshd| 亚洲免费看黄网站| 蜜桃视频一区二区三区| 中文字幕欧美三区| 色88888久久久久久影院野外| 亚洲一区精品在线| 久久久久久综合| 精品视频一区二区三区免费| 精品亚洲免费视频| 亚洲va欧美va国产va天堂影院| 欧美va在线播放| 一本到三区不卡视频| 国产一区二区女| 亚洲一区二区三区美女| 日本一区二区成人| 欧美一区二区日韩| 欧美日韩免费电影| 国产九色sp调教91| 日本v片在线高清不卡在线观看| 国产女同互慰高潮91漫画| 欧美亚洲国产bt| 99久久国产综合精品女不卡| 国产在线视视频有精品| 偷窥国产亚洲免费视频| 综合婷婷亚洲小说| 中日韩免费视频中文字幕| 亚洲精品在线一区二区| 91精品国产色综合久久ai换脸 | 国产精品久久夜| 欧美成人精品福利| 欧美精品一区男女天堂| 欧美精品色一区二区三区| 在线精品国精品国产尤物884a| 成人黄动漫网站免费app| 国产高清精品久久久久| 粉嫩绯色av一区二区在线观看| 韩国v欧美v亚洲v日本v| 国产精品1024| 色综合天天天天做夜夜夜夜做| bt欧美亚洲午夜电影天堂| 91丨porny丨国产| 欧美无砖专区一中文字| 欧美日韩久久久| 欧美精品一区二区在线播放| 国产亲近乱来精品视频| 亚洲图片欧美激情| 丝袜美腿成人在线| 国产精品538一区二区在线| 亚洲第一福利一区| 三级一区在线视频先锋| 欧美在线观看视频在线| 在线综合视频播放| 717成人午夜免费福利电影| 99久久精品一区| 国产福利91精品一区二区三区| 亚洲天堂成人网| 国产午夜精品福利| 久久久久久久久蜜桃| 亚洲日韩欧美一区二区在线| 欧美吞精做爰啪啪高潮| 国产成人在线视频播放| 亚洲18女电影在线观看| 日韩欧美一区二区三区在线| av男人天堂一区| 怡红院av一区二区三区| 久久99国产精品久久99果冻传媒| 一区二区在线观看不卡| 一区二区三区在线高清| 久久综合色综合88| 日韩精品一区国产麻豆| 欧美精品一区视频| 26uuu精品一区二区三区四区在线| 欧美日韩一区 二区 三区 久久精品| 91国模大尺度私拍在线视频 | 久久尤物电影视频在线观看| 精品欧美乱码久久久久久| 国产精品成人免费精品自在线观看| 亚洲精品老司机| 国产高清亚洲一区| 欧美日韩视频第一区| 亚洲黄色尤物视频| 91麻豆免费观看| 91精品国产综合久久精品图片 | 欧美丰满高潮xxxx喷水动漫| 国产精品乱人伦一区二区| 国模冰冰炮一区二区| www国产精品av| 美腿丝袜亚洲三区| 精品国产乱码久久久久久免费| 久久er99热精品一区二区| 中文字幕久久午夜不卡| 国内精品视频666| 国产精品污www在线观看| 高清日韩电视剧大全免费| 一区二区三区四区高清精品免费观看 | 91麻豆精品国产91久久久久久 | 日韩精品一区第一页| 久久尤物电影视频在线观看| 欧美日韩激情一区| 亚洲色图在线看| 91首页免费视频| 偷拍亚洲欧洲综合| 欧美精品一区二区高清在线观看| 狠狠色丁香婷婷综合| 中文字幕一区二区在线观看| 欧美视频一区在线观看| 国产成人福利片| 午夜影视日本亚洲欧洲精品| 国产拍欧美日韩视频二区| 欧美在线观看视频一区二区三区| 国产永久精品大片wwwapp| 亚洲欧美日韩精品久久久久| 久久亚洲一区二区三区四区| 欧美性大战久久久久久久 | 欧洲激情一区二区| 国产综合久久久久久久久久久久| 一区二区三区视频在线看| 国产三级精品视频| 欧美一区二区视频在线观看2020 | 欧美高清一级片在线| 99久久精品国产导航| 成人亚洲一区二区一| 国产专区欧美精品| 激情六月婷婷久久| 国产在线视视频有精品| 蜜臀av亚洲一区中文字幕| 日本三级韩国三级欧美三级| 一区二区成人在线视频| 亚洲精品伦理在线| 一区二区三区不卡视频在线观看| 国产精品丝袜91| 日韩一区有码在线| 亚洲一区免费观看| 亚洲高清免费视频| 日韩激情av在线| 九九国产精品视频| 国产精一品亚洲二区在线视频| 国产一区二区成人久久免费影院| 国产一区二区三区| 91论坛在线播放| 欧美日韩久久久一区| 精品久久久久久久人人人人传媒 | 欧美精品免费视频| 精品区一区二区| 中文字幕亚洲电影| 亚洲精品成人在线| 蜜桃视频一区二区| 成人免费视频网站在线观看| 在线观看亚洲a| 日韩欧美一二三四区| 国产精品九色蝌蚪自拍| 日韩精品一卡二卡三卡四卡无卡| 国产在线精品一区二区三区不卡| 不卡影院免费观看| 日韩欧美你懂的| 一区二区三区精品| 国产一区二区成人久久免费影院 | 国产91富婆露脸刺激对白| 欧美性欧美巨大黑白大战| 久久精品亚洲国产奇米99| 亚洲一区影音先锋| 成人av资源在线| 精品国产第一区二区三区观看体验| 亚洲欧美日韩国产成人精品影院| 久久国产福利国产秒拍| 欧美日韩你懂得| 自拍偷拍亚洲激情| 成人免费视频app| 久久久久久久综合狠狠综合| 奇米影视一区二区三区小说| 在线视频综合导航| 亚洲乱码国产乱码精品精可以看| 丰满白嫩尤物一区二区| 精品成人一区二区| 婷婷开心久久网| 91麻豆精品国产91| 青青青伊人色综合久久| 欧美日本在线视频| 蜜臀久久久99精品久久久久久| 欧美猛男男办公室激情| 三级在线观看一区二区| 欧美一区二区精品久久911| 日本aⅴ免费视频一区二区三区 | 久久久久久久网| 不卡一区二区中文字幕| 亚洲男帅同性gay1069| 欧美私人免费视频|