亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? lichengji0.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                             f:\kechengsheji\lichengji0.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2005 21:38:36

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


LICHENGJI0


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

lichengji0
      EPF10K10LC84-3       3      5      0    0         0  %    9        1  %

User Pins:                 3      5      0  



Project Information                             f:\kechengsheji\lichengji0.rpt

** FILE HIERARCHY **



|lpm_add_sub:66|
|lpm_add_sub:66|addcore:adder|
|lpm_add_sub:66|altshift:result_ext_latency_ffs|
|lpm_add_sub:66|altshift:carry_ext_latency_ffs|
|lpm_add_sub:66|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

***** Logic for device 'lichengji0' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | shifen_12 
        co | 22                        EPF10K10LC84-3                        64 | RESERVED 
 shifen_13 | 23                                                              63 | VCCINT 
 shifen_11 | 24                                                              62 | RESERVED 
 shifen_10 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  s  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  t  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  o  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  p  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B4       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       2/22(  9%)   
B12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             5/53     (  9%)
Total logic cells used:                          9/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.00/4    ( 75%)
Total fan-in:                                  27/2304    (  1%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      5
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      9
Total flipflops required:                        5
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   8   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0      9/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   8   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0      9/0  



Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    1  reset
  42      -     -    -    --      INPUT                0    0    0    4  stop


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  22      -     -    B    --     OUTPUT                0    1    0    0  co
  25      -     -    B    --     OUTPUT                0    1    0    0  shifen_10
  24      -     -    B    --     OUTPUT                0    1    0    0  shifen_11
  65      -     -    B    --     OUTPUT                0    1    0    0  shifen_12
  23      -     -    B    --     OUTPUT                0    1    0    0  shifen_13


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                    f:\kechengsheji\lichengji0.rpt
lichengji0

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      6     -    B    04       AND2                0    3    0    1  |LPM_ADD_SUB:66|addcore:adder|:59
   -      4     -    B    04        OR2                0    3    0    1  |LPM_ADD_SUB:66|addcore:adder|:68
   -      1     -    B    12       SOFT    s   !       1    0    0    1  reset~1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美精品国产精品| 不卡的av电影| 精品久久久久久久久久久久久久久| 亚洲国产另类av| 91 com成人网| 国内精品写真在线观看| 精品卡一卡二卡三卡四在线| 韩国成人福利片在线播放| 国产女同互慰高潮91漫画| 99在线热播精品免费| 一区二区三区四区不卡视频 | 自拍偷自拍亚洲精品播放| 99精品热视频| 亚洲一区二区三区中文字幕在线| 欧美视频一区二| 裸体歌舞表演一区二区| 中文幕一区二区三区久久蜜桃| 色噜噜久久综合| 五月天国产精品| 久久久久高清精品| 欧美午夜精品久久久久久孕妇| 久久成人免费日本黄色| 中文字幕乱码日本亚洲一区二区| 91美女精品福利| 麻豆精品新av中文字幕| 欧美激情一区二区三区不卡 | 色就色 综合激情| 美日韩一区二区三区| 国产精品狼人久久影院观看方式| 91极品视觉盛宴| 狠狠色狠狠色综合日日91app| 亚洲丝袜自拍清纯另类| 欧美一区二区在线观看| 成人免费视频国产在线观看| 亚洲va中文字幕| 国产视频亚洲色图| 欧美精品777| 91在线观看地址| 国产一区二区精品久久91| 亚洲一区二区三区视频在线播放| 精品国产一区二区精华| 在线看日韩精品电影| 国产成人综合亚洲网站| 日韩精品一区第一页| 国产精品久久久久久福利一牛影视 | 欧美亚洲禁片免费| 国产成人精品在线看| 奇米亚洲午夜久久精品| 亚洲免费在线观看| 国产精品色哟哟| 精品电影一区二区三区| 欧美日韩色一区| 色一情一伦一子一伦一区| 国产精品系列在线播放| 免费在线欧美视频| 亚洲成年人网站在线观看| 最新国产成人在线观看| 久久久不卡网国产精品二区| 欧美日本在线看| 一本色道久久综合狠狠躁的推荐 | 99在线精品免费| 国产成人午夜精品5599| 久久99国内精品| 午夜精品久久久久久久99水蜜桃| 18欧美亚洲精品| 国产精品三级久久久久三级| 久久蜜桃香蕉精品一区二区三区| 91精品在线麻豆| 欧美日韩aaa| 欧美肥妇bbw| 91精品国产品国语在线不卡| 精品视频在线免费| 欧美天堂亚洲电影院在线播放| 91在线无精精品入口| 成人高清av在线| 暴力调教一区二区三区| 99精品在线观看视频| 成人在线一区二区三区| 国产成人av一区二区三区在线| 国产专区综合网| 国产精品中文欧美| 国产盗摄视频一区二区三区| 国产高清视频一区| 国产一区999| 成人性色生活片| 91色乱码一区二区三区| 欧美最新大片在线看| 精品视频色一区| 91精品国产综合久久婷婷香蕉| 3d动漫精品啪啪一区二区竹菊 | 99re66热这里只有精品3直播 | 国产91在线看| 91香蕉视频在线| 在线中文字幕一区| 欧美美女黄视频| 精品裸体舞一区二区三区| 欧美精品一区二区三区蜜臀| 国产亚洲精品中文字幕| 亚洲色欲色欲www在线观看| 亚洲国产美国国产综合一区二区| 日韩精品电影在线| 国产一区999| 色哟哟亚洲精品| 日韩女优av电影| 国产精品久久国产精麻豆99网站| 综合欧美一区二区三区| 婷婷中文字幕一区三区| 国产在线精品一区二区夜色| 成人黄色片在线观看| 精品污污网站免费看| 久久久久久久性| 亚洲美女视频一区| 麻豆91小视频| 成人app网站| 欧美丰满高潮xxxx喷水动漫| 国产亚洲欧美色| 亚洲成人综合视频| 成人精品视频一区二区三区尤物| 91国偷自产一区二区三区成为亚洲经典| 欧美无砖砖区免费| 国产欧美精品在线观看| 亚洲精品成人少妇| 免费精品视频在线| 色网站国产精品| 久久久久综合网| 亚洲h精品动漫在线观看| 丁香亚洲综合激情啪啪综合| 91精品久久久久久久99蜜桃| 国产亚洲综合在线| 日韩在线观看一区二区| av综合在线播放| 久久久久久久免费视频了| 亚洲高清在线视频| 国产成a人无v码亚洲福利| 91麻豆精品国产自产在线 | 精品视频在线免费| 中文字幕av一区二区三区高| 久久精品国产亚洲a| 在线精品视频免费观看| 中文字幕欧美日韩一区| 久久精品国产精品亚洲综合| 欧洲一区在线电影| 国产精品天美传媒| 狠狠色丁香久久婷婷综| 欧美一区二区网站| 亚洲一区电影777| 色婷婷综合视频在线观看| 国产欧美一区二区精品忘忧草 | 亚洲成人av中文| 91同城在线观看| 中文一区二区在线观看| 精品在线一区二区三区| 正在播放一区二区| 亚洲成人免费电影| 欧美伊人久久久久久久久影院| 国产精品久久久久9999吃药| 国产成人精品在线看| 精品国产一区二区在线观看| 青青草视频一区| 欧美一激情一区二区三区| 日韩高清在线电影| 欧美日韩成人综合天天影院 | 欧美日韩成人在线| 亚洲激情av在线| 一本久久精品一区二区| 亚洲欧洲av在线| 91丨porny丨中文| 亚洲精品伦理在线| 色婷婷狠狠综合| 亚洲国产成人av网| 欧美精品一二三| 蜜臀av性久久久久蜜臀aⅴ四虎| 在线播放中文一区| 免费观看在线色综合| 精品国产污污免费网站入口 | 一本到不卡精品视频在线观看 | 国产精品欧美精品| 99re视频精品| 亚洲一区国产视频| 欧美高清视频一二三区 | 亚洲高清不卡在线观看| 欧美日韩久久久一区| 日韩av不卡一区二区| 欧美电视剧在线看免费| 国产麻豆午夜三级精品| 国产精品免费观看视频| 在线欧美日韩精品| 水野朝阳av一区二区三区| 精品99一区二区| 成人精品一区二区三区四区| 亚洲桃色在线一区| 7777精品伊人久久久大香线蕉的| 日韩电影一区二区三区四区| 2023国产精华国产精品| 波多野结衣在线一区| 伊人一区二区三区| 日韩视频123| 97超碰欧美中文字幕| 日韩精品一区第一页| 国产精品色婷婷久久58|