亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? m8.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                              f:\sss\m8.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/11/2005 20:46:32

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


M8


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

m8        EPF10K10LC84-3   2      3      0    0         0  %    3        0  %

User Pins:                 2      3      0  



Project Information                                              f:\sss\m8.rpt

** FILE HIERARCHY **



|lpm_add_sub:59|
|lpm_add_sub:59|addcore:adder|
|lpm_add_sub:59|altshift:result_ext_latency_ffs|
|lpm_add_sub:59|altshift:carry_ext_latency_ffs|
|lpm_add_sub:59|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                     f:\sss\m8.rpt
m8

***** Logic for device 'm8' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | q0 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | q2 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | q1 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                     f:\sss\m8.rpt
m8

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A19      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             3/53     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                   6/2304    (  0%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        3
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  



Device-Specific Information:                                     f:\sss\m8.rpt
m8

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    0  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                     f:\sss\m8.rpt
m8

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  73      -     -    A    --     OUTPUT                0    1    0    0  q0

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区电影777| 日韩精品一区二区在线观看| 在线观看欧美精品| 成人欧美一区二区三区白人 | 一区二区视频在线| 国产日韩欧美综合一区| 国产欧美一区二区三区网站| 久久久久久久久久电影| 国产精品久久久久精k8 | 欧美日韩一区二区在线观看视频| 色激情天天射综合网| 欧美色网一区二区| 337p亚洲精品色噜噜| 欧美一区二区久久久| 久久中文娱乐网| 国产精品视频免费| 亚洲女女做受ⅹxx高潮| 亚洲.国产.中文慕字在线| 日韩电影在线看| 国产成人精品亚洲日本在线桃色| 懂色av中文一区二区三区| 色婷婷精品大在线视频 | 粉嫩久久99精品久久久久久夜| 粉嫩久久99精品久久久久久夜| 99re成人精品视频| 日韩欧美一区二区三区在线| 国产视频一区二区在线观看| 亚洲日本电影在线| 蜜桃久久久久久久| 99re免费视频精品全部| 欧美酷刑日本凌虐凌虐| 久久久99精品久久| 亚洲二区视频在线| 国产福利精品导航| 欧美日韩午夜精品| 国产精品免费av| 蜜桃在线一区二区三区| 99视频有精品| 久久亚洲一区二区三区四区| 亚洲狠狠丁香婷婷综合久久久| 日韩在线播放一区二区| 粉嫩绯色av一区二区在线观看| 欧美色老头old∨ideo| 国产丝袜欧美中文另类| 日韩**一区毛片| 91免费国产在线观看| 精品国产一区二区精华| 一区二区欧美精品| aa级大片欧美| 中文字幕欧美区| 奇米影视一区二区三区| 色呦呦国产精品| 中文字幕av不卡| 精品无人码麻豆乱码1区2区| 欧美影院一区二区| 国产精品情趣视频| 国产一区日韩二区欧美三区| 国产精品99久久不卡二区| 国产欧美日韩激情| 日本欧美一区二区| 欧美久久久一区| 亚洲欧美视频一区| 99精品视频在线播放观看| 亚洲精品一区二区三区香蕉| 日本中文一区二区三区| 欧美日韩电影一区| 日韩精品一区第一页| 欧美日韩精品一区二区在线播放| 亚洲女同一区二区| 欧美怡红院视频| 亚洲综合色视频| 色老头久久综合| 亚洲午夜在线观看视频在线| 在线国产亚洲欧美| 一区二区三区欧美日韩| 欧美亚洲丝袜传媒另类| 亚洲最大成人综合| 欧美日韩国产免费| 久久激情综合网| 久久综合中文字幕| 成人污视频在线观看| 国产精品激情偷乱一区二区∴| 成人丝袜高跟foot| 日韩一区在线免费观看| 在线观看视频91| 一区二区三区在线免费| 欧美色窝79yyyycom| 日本欧美一区二区在线观看| 欧美白人最猛性xxxxx69交| 精品一区二区三区香蕉蜜桃| 久久精品欧美日韩| 91在线国内视频| 亚洲午夜久久久久久久久电影院| 欧美精品三级日韩久久| 国产在线看一区| 亚洲精品综合在线| 日韩午夜激情免费电影| 成人精品国产免费网站| 亚洲主播在线播放| 精品精品国产高清a毛片牛牛| 成人久久久精品乱码一区二区三区 | 亚洲精品日韩综合观看成人91| 91麻豆国产香蕉久久精品| 丝袜美腿亚洲一区| 国产精品久久久久桃色tv| 欧美伊人精品成人久久综合97| 美女脱光内衣内裤视频久久网站| 久久精品夜色噜噜亚洲aⅴ| 91久久精品网| 国产麻豆成人精品| 日韩成人精品在线观看| 中文字幕免费不卡| 欧美一区二区三区在线看| 成人中文字幕电影| 美女脱光内衣内裤视频久久影院| 国产精品毛片久久久久久久| 欧美精品乱人伦久久久久久| 日韩一区二区精品葵司在线| 国产精品毛片大码女人| 91精品国产综合久久久久久久| 成人一区二区三区中文字幕| 日本不卡免费在线视频| 中文字幕在线不卡| 久久久久久综合| 欧美一区二区免费视频| 91亚洲精华国产精华精华液| 韩国精品久久久| 男女男精品视频| 亚洲成人一二三| 亚洲激情图片一区| 国产精品美女久久久久aⅴ国产馆| 欧美日韩亚洲综合一区二区三区| av一本久道久久综合久久鬼色| 免费精品99久久国产综合精品| 亚洲麻豆国产自偷在线| 国产日韩欧美综合一区| 欧美mv日韩mv国产网站| 欧美一区二区视频在线观看2020 | 在线观看免费亚洲| av网站免费线看精品| 国产精华液一区二区三区| 麻豆久久一区二区| 日本欧美一区二区在线观看| 亚洲成人资源在线| 亚洲毛片av在线| 亚洲欧美激情一区二区| 亚洲色图视频网站| 亚洲另类一区二区| 亚洲国产中文字幕在线视频综合 | 91麻豆精品国产无毒不卡在线观看| 色综合久久天天| 91美女视频网站| 在线免费观看一区| 欧美色视频在线观看| 欧美三级日韩三级| 欧美日韩国产小视频| 欧美精品三级在线观看| 日韩一级片网址| 26uuu精品一区二区在线观看| 日韩欧美一级在线播放| 亚洲精品一区二区三区香蕉| 精品电影一区二区| 精品国产麻豆免费人成网站| 精品成人一区二区| 久久理论电影网| 亚洲欧美日韩中文字幕一区二区三区| 亚洲欧洲三级电影| 亚洲一区二区三区中文字幕| 亚洲成人一区二区在线观看| 午夜在线成人av| 久久99精品久久久久久国产越南| 国产美女精品人人做人人爽| 成人激情小说网站| 欧美日韩国产不卡| 26uuu久久综合| 亚洲精品大片www| 免费观看91视频大全| 国产91精品精华液一区二区三区| 97se亚洲国产综合自在线不卡| 欧美日韩情趣电影| 久久影院电视剧免费观看| 国产精品福利av| 日韩av一区二| av成人免费在线观看| 欧美日韩精品一区视频| 欧美激情一二三区| 午夜精品久久久久久| 国产成人免费视| 欧美精品在线视频| 国产欧美日产一区| 日韩中文字幕一区二区三区| 国产精品1区2区| 91精品国产91久久久久久最新毛片 | 国产v综合v亚洲欧| 欧美三区在线观看| 中文字幕一区av| 韩国精品久久久| 欧美久久久久久蜜桃| 亚洲男人的天堂av| 成人免费看视频|