亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? m8.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                              f:\sss\m8.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/11/2005 20:46:32

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


M8


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

m8        EPF10K10LC84-3   2      3      0    0         0  %    3        0  %

User Pins:                 2      3      0  



Project Information                                              f:\sss\m8.rpt

** FILE HIERARCHY **



|lpm_add_sub:59|
|lpm_add_sub:59|addcore:adder|
|lpm_add_sub:59|altshift:result_ext_latency_ffs|
|lpm_add_sub:59|altshift:carry_ext_latency_ffs|
|lpm_add_sub:59|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                     f:\sss\m8.rpt
m8

***** Logic for device 'm8' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | q0 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | q2 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | q1 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                     f:\sss\m8.rpt
m8

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A19      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             3/53     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                   6/2304    (  0%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        3
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  



Device-Specific Information:                                     f:\sss\m8.rpt
m8

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    0  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                     f:\sss\m8.rpt
m8

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  73      -     -    A    --     OUTPUT                0    1    0    0  q0

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品护士白丝一区av| 成人一级视频在线观看| 成人性生交大片免费看中文| 欧美日韩在线观看一区二区| 国产精品美女久久久久久久久久久| 天堂一区二区在线| 色综合久久天天综合网| 久久久久国产成人精品亚洲午夜| 日本麻豆一区二区三区视频| 色综合久久综合网97色综合 | 国产成人av一区二区| 欧美视频在线播放| 亚洲女与黑人做爰| 成人av午夜影院| 国产婷婷色一区二区三区四区| 日韩在线一区二区| 欧美日韩极品在线观看一区| 亚洲激情六月丁香| eeuss鲁片一区二区三区在线观看| 日韩美一区二区三区| 日本美女一区二区三区| 制服丝袜国产精品| 亚洲高清免费观看高清完整版在线观看 | 欧美一区二区三区四区五区| 亚洲图片欧美视频| 日本久久精品电影| 亚洲激情五月婷婷| 日本久久电影网| 亚洲欧美日韩精品久久久久| bt7086福利一区国产| 国产精品色在线观看| 成人激情av网| 亚洲欧洲韩国日本视频| 91免费看片在线观看| 亚洲视频中文字幕| 91久久免费观看| 亚洲综合久久av| 欧美日韩精品免费观看视频| 午夜久久久久久电影| 日韩午夜激情视频| 久久99国产精品成人| 久久久久久久久久久电影| 国产白丝精品91爽爽久久| 国产精品毛片大码女人| 色综合天天综合网天天狠天天| 亚洲综合免费观看高清在线观看| 欧美日本一区二区在线观看| 久久精品理论片| 日本一区二区免费在线观看视频 | 一区二区三区成人在线视频| 欧美日韩色综合| 麻豆精品视频在线| 日本一区二区三级电影在线观看 | 亚洲午夜影视影院在线观看| 欧美日韩不卡一区二区| 激情亚洲综合在线| 综合激情成人伊人| 欧美丰满嫩嫩电影| 国产成人综合自拍| 亚洲综合在线视频| 精品va天堂亚洲国产| 成人伦理片在线| 日韩**一区毛片| 国产精品传媒视频| 69堂国产成人免费视频| 成人国产亚洲欧美成人综合网| 亚洲一区欧美一区| 国产日韩成人精品| 91精品久久久久久蜜臀| 成人黄页毛片网站| 麻豆成人免费电影| 亚洲理论在线观看| 久久先锋资源网| 欧美三级一区二区| 成人app网站| 黄色小说综合网站| 亚洲综合久久久| 欧美极品美女视频| 欧美不卡一区二区三区四区| 91年精品国产| 高清视频一区二区| 精品一区二区三区久久| 亚洲综合无码一区二区| 国产精品色在线| www国产成人| 欧美一区二区三区视频免费| 91电影在线观看| 不卡的av中国片| 极品少妇一区二区| 免费在线观看成人| 五月婷婷久久综合| 亚洲一区日韩精品中文字幕| 亚洲欧洲日本在线| 中文字幕精品—区二区四季| 欧美va亚洲va香蕉在线| 91麻豆精品国产| 欧美日韩国产美| 欧美又粗又大又爽| 91小视频在线观看| 波多野结衣中文字幕一区 | 午夜激情久久久| 一区二区三区精品在线观看| 国产精品九色蝌蚪自拍| 亚洲国产精品精华液ab| 国产午夜精品美女毛片视频| 久久久久久久久蜜桃| 26uuu亚洲综合色| 日韩免费成人网| 精品黑人一区二区三区久久 | 国产精品成人免费精品自在线观看| 日韩精品一区国产麻豆| 日韩限制级电影在线观看| 91精品国产色综合久久不卡蜜臀 | 7777精品伊人久久久大香线蕉经典版下载| 色就色 综合激情| 欧美色男人天堂| 欧美精品色综合| 日韩限制级电影在线观看| 日韩女优av电影| 久久亚洲精品国产精品紫薇| 久久精品欧美一区二区三区不卡 | 在线免费观看成人短视频| 欧美亚洲综合另类| 91精品在线一区二区| 日韩欧美一卡二卡| 国产亚洲欧美色| 国产精品久久一卡二卡| 亚洲少妇中出一区| 亚洲综合免费观看高清在线观看| 亚洲大型综合色站| 麻豆一区二区三区| 国产成人亚洲综合a∨婷婷图片| 成人动漫一区二区在线| 91亚洲永久精品| 欧美午夜在线一二页| 91精品视频网| 欧美国产一区二区| 亚洲一卡二卡三卡四卡无卡久久| 日韩精品国产欧美| 国产精品一区不卡| 日本丶国产丶欧美色综合| 91精品国产入口| 国产日本一区二区| 一个色综合av| 精品一区二区三区免费毛片爱| 成人精品一区二区三区四区| 欧美日韩一区成人| 国产清纯白嫩初高生在线观看91| 一区二区三区成人| 黄色小说综合网站| 在线精品观看国产| 久久久久久久电影| 亚洲国产精品精华液网站| 精品在线观看免费| 日本高清不卡视频| 久久亚洲精品国产精品紫薇| 亚洲自拍偷拍欧美| 国产91精品入口| 69久久夜色精品国产69蝌蚪网| 久久久久久久久久久久久女国产乱 | 亚洲一区二区三区爽爽爽爽爽| 久久电影网站中文字幕| 91久久线看在观草草青青| 久久久国产综合精品女国产盗摄| 亚洲成人免费av| 不卡一区在线观看| 久久久久久久久伊人| 五月婷婷综合在线| 日本道免费精品一区二区三区| 久久久精品中文字幕麻豆发布| 性久久久久久久久久久久| av不卡免费在线观看| 欧美精品一区男女天堂| 奇米777欧美一区二区| 欧美在线观看视频一区二区三区| 国产精品久久99| 国产成人av网站| 精品99一区二区三区| 日本伊人午夜精品| 欧美日韩久久不卡| 亚洲福利一区二区| 91黄色免费观看| 日韩伦理免费电影| 不卡电影免费在线播放一区| 国产女主播一区| 国产黄色成人av| 26uuu亚洲综合色| 精品亚洲成a人| 精品精品欲导航| 韩国一区二区三区| 欧美电视剧免费全集观看| 婷婷中文字幕综合| 欧美日韩视频专区在线播放| 亚洲国产精品久久不卡毛片 | 久久精品亚洲一区二区三区浴池| 蜜桃一区二区三区在线| 日韩亚洲欧美在线观看| 美女在线视频一区| 久久综合资源网| 高清不卡在线观看av|