亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dongxian.rpt

?? 出租車的計(jì)費(fèi)系統(tǒng)
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                               f:\kechengsheji\dongxian.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/18/2005 11:51:58

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

dongxian  EPF10K10LC84-3   33     15     0    0         0  %    51       8  %

User Pins:                 33     15     0  



Project Information                               f:\kechengsheji\dongxian.rpt

** FILE HIERARCHY **



|m8:4|
|m8:4|lpm_add_sub:59|
|m8:4|lpm_add_sub:59|addcore:adder|
|m8:4|lpm_add_sub:59|altshift:result_ext_latency_ffs|
|m8:4|lpm_add_sub:59|altshift:carry_ext_latency_ffs|
|m8:4|lpm_add_sub:59|altshift:oflow_ext_latency_ffs|
|lx8:3|
|vb48:2|
|select48:1|


Device-Specific Information:                      f:\kechengsheji\dongxian.rpt
dongxian

***** Logic for device 'dongxian' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f



Device-Specific Information:                      f:\kechengsheji\dongxian.rpt
dongxian

** ERROR SUMMARY **

Info: Chip 'dongxian' in device 'EPF10K10LC84-3' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
                                                                         ^     
                                                                         C     
                                                    R     R  R  R  R     O     
                                                    E     E  E  E  E     N     
                                     V              S  G  S  S  S  S     F     
                                     C              E  N  E  E  E  E     _  ^  
                                     C              R  D  R  R  R  R  #  D  n  
                d  d  d  d        d  I     d  c  d  V  I  V  V  V  V  T  O  C  
                6  5  7  5  y  y  1  N  l  7  p  4  E  N  E  E  E  E  C  N  E  
                0  3  0  0  4  2  0  T  2  1  1  1  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | d11 
      ^nCE | 14                                                              72 | d21 
      #TDI | 15                                                              71 | d01 
       d42 | 16                                                              70 | d52 
        l5 | 17                                                              69 | d62 
        l7 | 18                                                              68 | GNDINT 
       d72 | 19                                                              67 | d22 
    VCCINT | 20                                                              66 | y5 
       d12 | 21                                                              65 | y6 
       d32 | 22                        EPF10K10LC84-3                        64 | d02 
        y3 | 23                                                              63 | VCCINT 
        y1 | 24                                                              62 | d30 
        y0 | 25                                                              61 | d03 
    GNDINT | 26                                                              60 | l0 
       d40 | 27                                                              59 | d20 
        l1 | 28                                                              58 | d43 
       d33 | 29                                                              57 | #TMS 
       d13 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | d23 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  d  d  l  l  l  V  G  d  d  d  V  G  R  R  d  R  R  R  R  
                C  n  7  0  6  4  3  C  N  6  3  5  C  N  E  E  6  E  E  E  E  
                C  C  3  0           C  D  1  1  1  C  D  S  S  3  S  S  S  S  
                I  O                 I  I           I  I  E  E     E  E  E  E  
                N  N                 N  N           N  N  R  R     R  R  R  R  
                T  F                 T  T           T  T  V  V     V  V  V  V  
                   I                                      E  E     E  E  E  E  
                   G                                      D  D     D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      f:\kechengsheji\dongxian.rpt
dongxian

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2      14/22( 63%)   
A9       8/ 8(100%)   5/ 8( 62%)   8/ 8(100%)    1/2    0/2       1/22(  4%)   
A11      8/ 8(100%)   4/ 8( 50%)   2/ 8( 25%)    1/2    0/2       8/22( 36%)   
B4       7/ 8( 87%)   2/ 8( 25%)   5/ 8( 62%)    0/2    0/2       4/22( 18%)   
B12      4/ 8( 50%)   1/ 8( 12%)   1/ 8( 12%)    0/2    0/2       9/22( 40%)   
C1       8/ 8(100%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      16/22( 72%)   
C8       8/ 8(100%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2      16/22( 72%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            42/53     ( 79%)
Total logic cells used:                         51/576    (  8%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.07/4    ( 76%)
Total fan-in:                                 157/2304    (  6%)

Total input pins required:                      33
Total input I/O cell registers required:         0
Total output pins required:                     15
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     51
Total flipflops required:                        3
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   8   0   0   0   0   0   8   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     24/0  
 B:      0   0   0   7   0   0   0   0   0   0   0   4   0   0   0   0   0   0   0   0   0   0   0   0   0     11/0  
 C:      8   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     16/0  

Total:   8   0   8   7   0   0   0   8   8   0   8   4   0   0   0   0   0   0   0   0   0   0   0   0   0     51/0  



Device-Specific Information:                      f:\kechengsheji\dongxian.rpt
dongxian

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  cp1
  36      -     -    -    07      INPUT                0    0    0    1  d00
  71      -     -    A    --      INPUT                0    0    0    1  d01
  64      -     -    B    --      INPUT                0    0    0    1  d02
  61      -     -    C    --      INPUT                0    0    0    1  d03
   5      -     -    -    05      INPUT                0    0    0    1  d10
  73      -     -    A    --      INPUT                0    0    0    1  d11
  21      -     -    B    --      INPUT                0    0    0    1  d12
  30      -     -    C    --      INPUT                0    0    0    1  d13
  59      -     -    C    --      INPUT                0    0    0    1  d20
  72      -     -    A    --      INPUT                0    0    0    1  d21
  67      -     -    B    --      INPUT                0    0    0    1  d22
  54      -     -    -    21      INPUT                0    0    0    1  d23
  62      -     -    C    --      INPUT                0    0    0    1  d30
  43      -     -    -    --      INPUT                0    0    0    1  d31
  22      -     -    B    --      INPUT                0    0    0    1  d32
  29      -     -    C    --      INPUT                0    0    0    1  d33
  27      -     -    C    --      INPUT                0    0    0    1  d40
  84      -     -    -    --      INPUT                0    0    0    1  d41
  16      -     -    A    --      INPUT                0    0    0    1  d42
  58      -     -    C    --      INPUT                0    0    0    1  d43
   8      -     -    -    03      INPUT                0    0    0    1  d50
  44      -     -    -    --      INPUT                0    0    0    1  d51
  70      -     -    A    --      INPUT                0    0    0    1  d52
  10      -     -    -    01      INPUT                0    0    0    1  d53
  11      -     -    -    01      INPUT                0    0    0    1  d60
  42      -     -    -    --      INPUT                0    0    0    1  d61
  69      -     -    A    --      INPUT                0    0    0    1  d62
  49      -     -    -    16      INPUT                0    0    0    1  d63
   9      -     -    -    02      INPUT                0    0    0    1  d70
   2      -     -    -    --      INPUT                0    0    0    1  d71
  19      -     -    A    --      INPUT                0    0    0    1  d72
  35      -     -    -    06      INPUT                0    0    0    1  d73


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\kechengsheji\dongxian.rpt
dongxian

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  60      -     -    C    --     OUTPUT                0    1    0    0  l0
  28      -     -    C    --     OUTPUT                0    1    0    0  l1
   3      -     -    -    12     OUTPUT                0    1    0    0  l2
  39      -     -    -    11     OUTPUT                0    1    0    0  l3
  38      -     -    -    10     OUTPUT                0    1    0    0  l4
  17      -     -    A    --     OUTPUT                0    1    0    0  l5
  37      -     -    -    09     OUTPUT                0    1    0    0  l6
  18      -     -    A    --     OUTPUT                0    1    0    0  l7
  25      -     -    B    --     OUTPUT                0    1    0    0  y0
  24      -     -    B    --     OUTPUT                0    1    0    0  y1
   6      -     -    -    04     OUTPUT                0    1    0    0  y2
  23      -     -    B    --     OUTPUT                0    1    0    0  y3
   7      -     -    -    03     OUTPUT                0    1    0    0  y4
  66      -     -    B    --     OUTPUT                0    1    0    0  y5
  65      -     -    B    --     OUTPUT                0    1    0    0  y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      f:\kechengsheji\dongxian.rpt
dongxian

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲愉拍自拍另类高清精品| 99re热视频精品| 蜜桃视频一区二区三区在线观看| 亚洲素人一区二区| 欧美韩国日本不卡| 国产三级一区二区三区| 久久久www免费人成精品| 精品国产伦一区二区三区观看方式 | 亚洲综合激情网| 亚洲精品欧美激情| 亚洲欧美一区二区三区极速播放 | 久久奇米777| 久久综合九色综合欧美亚洲| 久久久亚洲综合| 欧美激情一区在线| 亚洲色图视频免费播放| 一区二区视频免费在线观看| 亚洲va天堂va国产va久| 日本v片在线高清不卡在线观看| 日本特黄久久久高潮| 狠狠网亚洲精品| 成人性生交大片免费看中文| 91麻豆福利精品推荐| 欧美色精品天天在线观看视频| 欧美日本乱大交xxxxx| 91精品国产乱码| 久久只精品国产| 亚洲欧洲国产日韩| 天天综合色天天综合色h| 看电视剧不卡顿的网站| 粗大黑人巨茎大战欧美成人| 日本韩国欧美国产| 91精品国产一区二区| 国产午夜精品一区二区| 亚洲色图制服诱惑 | 中文字幕一区二区日韩精品绯色| 亚洲视频在线观看一区| 亚洲高清视频中文字幕| 黄色日韩三级电影| 一本色道久久综合狠狠躁的推荐 | 亚洲人妖av一区二区| 亚洲成av人影院| 精品在线观看视频| 色噜噜狠狠色综合中国| 欧美一区二区视频在线观看2020| 欧美精品一区二区三区高清aⅴ | 成人久久久精品乱码一区二区三区| 色综合激情五月| 欧美电影免费观看完整版| 国产精品私人影院| 性做久久久久久久免费看| 国产乱码精品一区二区三区av| 99久久伊人精品| 日韩三级视频在线看| 国产精品乱人伦一区二区| 天天av天天翘天天综合网色鬼国产 | 亚洲青青青在线视频| 日本美女一区二区三区视频| 成人手机在线视频| 在线播放一区二区三区| 国产精品天干天干在线综合| 日本色综合中文字幕| 99精品欧美一区二区三区综合在线| 欧美一区二区免费观在线| 国产精品第一页第二页第三页| 日韩精品一二三区| 91蝌蚪国产九色| 久久久精品天堂| 秋霞午夜鲁丝一区二区老狼| 91在线免费视频观看| 精品久久久久久无| 亚洲成a人在线观看| av一二三不卡影片| 亚洲精品一区二区三区精华液| 亚洲一区欧美一区| av一区二区不卡| 国产婷婷色一区二区三区四区| 日日摸夜夜添夜夜添精品视频| 99久久er热在这里只有精品66| 久久综合九色综合97婷婷| 天堂av在线一区| 91福利视频网站| 亚洲欧美一区二区视频| 国产高清精品久久久久| 精品欧美一区二区三区精品久久| 午夜精品久久久久| 91福利社在线观看| 亚洲九九爱视频| 91在线云播放| 国产精品家庭影院| 成人中文字幕合集| 国产亚洲精品精华液| 国产一区二区三区av电影| 日韩欧美一区二区三区在线| 亚洲高清在线精品| 在线免费观看日韩欧美| 一区二区三区四区视频精品免费| zzijzzij亚洲日本少妇熟睡| 久久精品一区二区三区不卡牛牛| 国内精品视频一区二区三区八戒| 欧美成人国产一区二区| 99久久久无码国产精品| 国产精品久久久久久久第一福利| 亚洲国产欧美在线人成| 99精品国产一区二区三区不卡 | 一区二区三区日韩精品| 成人一区二区三区在线观看| 色综合久久久久综合体桃花网| 国产亚洲综合在线| 国产精品亚洲一区二区三区在线| 中文字幕在线播放不卡一区| 色悠悠亚洲一区二区| 免费观看在线综合| 国产精品欧美精品| 欧美揉bbbbb揉bbbbb| 韩国一区二区在线观看| 亚洲人成网站影音先锋播放| 日韩三级视频中文字幕| 91首页免费视频| 日本va欧美va精品| 国产精品色一区二区三区| 欧美亚男人的天堂| 国产麻豆午夜三级精品| 亚洲一区二区四区蜜桃| 国产日韩欧美综合一区| 欧美亚洲综合另类| 欧美成人精精品一区二区频| 99国产精品99久久久久久| 日韩精品亚洲专区| 国产精品国产成人国产三级 | 亚洲六月丁香色婷婷综合久久| 欧美高清精品3d| 北岛玲一区二区三区四区| 全国精品久久少妇| ●精品国产综合乱码久久久久| 91精品国产美女浴室洗澡无遮挡| av电影在线观看不卡| 麻豆国产91在线播放| 一区二区三区色| 亚洲国产高清不卡| 日韩一区二区在线播放| 色欧美日韩亚洲| 国产一区二区三区久久久| 日日摸夜夜添夜夜添亚洲女人| 国产精品初高中害羞小美女文| 日韩欧美电影在线| 欧美日韩另类一区| 91污在线观看| 国产精品99久久久久久久女警 | 色狠狠色狠狠综合| 国产精品自产自拍| 蜜乳av一区二区三区| 尤物在线观看一区| 国产精品卡一卡二| 欧美精品一区二区高清在线观看| 欧美三级视频在线| 波多野结衣的一区二区三区| 美女免费视频一区二区| 亚洲一区二区高清| 亚洲欧洲精品一区二区精品久久久| 久久影视一区二区| 91麻豆精品91久久久久久清纯| 91免费小视频| 成人av网址在线| 国产精品一级二级三级| 蜜桃一区二区三区在线观看| 亚洲一级二级三级| 亚洲欧洲综合另类在线| 国产精品久久久久久久久免费相片| 精品国产百合女同互慰| 日韩欧美第一区| 日韩欧美一区在线观看| 日韩一区二区免费在线电影| 欧美精品粉嫩高潮一区二区| 欧美日韩亚洲另类| 欧美日韩一区二区三区在线看| 91亚洲国产成人精品一区二三| 成人免费毛片app| 成人性视频免费网站| 成人精品小蝌蚪| av在线综合网| 91在线精品秘密一区二区| 99在线视频精品| 99国产欧美久久久精品| 99精品国产91久久久久久| a美女胸又www黄视频久久| 99re在线精品| 在线视频观看一区| 欧美婷婷六月丁香综合色| 欧美视频中文字幕| 欧美三级三级三级爽爽爽| 欧美疯狂做受xxxx富婆| 777午夜精品免费视频| 日韩欧美中文字幕公布| 久久综合九色综合欧美就去吻| 国产三级精品三级| 国产精品久久福利| 一区二区三区美女| 日韩和欧美一区二区| 蜜桃视频在线一区|