亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? control.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                            d:\mux\kechengsheji\control.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/12/2009 16:45:58

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CONTROL


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

control   EPF10K10LC84-3   7      3      0    0         0  %    20       3  %

User Pins:                 7      3      0  



Project Information                            d:\mux\kechengsheji\control.rpt

** FILE HIERARCHY **



|lpm_add_sub:81|
|lpm_add_sub:81|addcore:adder|
|lpm_add_sub:81|altshift:result_ext_latency_ffs|
|lpm_add_sub:81|altshift:carry_ext_latency_ffs|
|lpm_add_sub:81|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

***** Logic for device 'control' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        s  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  s     p  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  t     e  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  a  c  e  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  r  l  d  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  1  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
   clk_out | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | re 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
    stop_1 | 28                                                              58 | reset 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  s  s  s  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  p  t  p  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  e  o  e  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  e  p  e  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  d     d  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  3     2  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       4/22( 18%)   
A10      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       5/22( 22%)   
A11      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       2/22(  9%)   
C3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                             4/53     (  7%)
Total logic cells used:                         20/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.05/4    ( 76%)
Total fan-in:                                  61/2304    (  2%)

Total input pins required:                       7
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     20
Total flipflops required:                       11
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   8   0   0   0   0   0   0   8   2   0   0   0   0   0   0   0   0   0   0   0   0   0   0     18/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0      2/0  

Total:   0   0   9   0   0   0   0   0   0   8   2   0   0   0   0   0   0   0   0   0   0   1   0   0   0     20/0  



Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  58      -     -    C    --      INPUT                0    0    0    1  reset
  84      -     -    -    --      INPUT                0    0    0    1  speed1
  44      -     -    -    --      INPUT                0    0    0    1  speed2
  42      -     -    -    --      INPUT                0    0    0    1  speed3
   2      -     -    -    --      INPUT  G             0    0    0   12  start
  43      -     -    -    --      INPUT                0    0    0    1  stop


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  16      -     -    A    --     OUTPUT                0    1    0    0  clk_out
  62      -     -    C    --     OUTPUT                0    1    0    0  re
  28      -     -    C    --     OUTPUT                0    1    0    0  stop_1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    A    10       AND2                0    2    0    4  |LPM_ADD_SUB:81|addcore:adder|:79
   -      2     -    A    11       AND2                0    2    0    1  |LPM_ADD_SUB:81|addcore:adder|:83
   -      3     -    A    03       AND2                0    4    0    4  |LPM_ADD_SUB:81|addcore:adder|:91
   -      6     -    A    03       AND2                0    2    0    1  |LPM_ADD_SUB:81|addcore:adder|:95
   -      8     -    A    03       AND2                0    4    0    2  |LPM_ADD_SUB:81|addcore:adder|:103
   -      1     -    A    10       DFFE   +            1    2    1    1  :8
   -      3     -    A    10       DFFE   +            1    2    0    1  q9 (:12)
   -      2     -    A    10       DFFE   +            1    1    0    1  q8 (:13)
   -      7     -    A    03       DFFE   +            1    2    0    1  q7 (:14)
   -      5     -    A    03       DFFE   +            1    2    0    2  q6 (:15)
   -      4     -    A    03       DFFE   +            1    1    0    3  q5 (:16)
   -      2     -    A    03       DFFE   +            1    2    0    1  q4 (:17)
   -      1     -    A    03       DFFE   +            1    2    0    2  q3 (:18)
   -      1     -    A    11       DFFE   +            1    1    0    3  q2 (:19)
   -      4     -    A    10       DFFE   +            1    1    0    2  q1 (:20)
   -      5     -    A    10       DFFE   +            1    0    0    3  q0 (:21)
   -      6     -    A    10        OR2                1    2    0    1  :256
   -      7     -    A    10        OR2                1    2    0    1  :269
   -      1     -    C    21       AND2                2    0    1    0  :437
   -      3     -    C    03       AND2                2    0    1    0  :443


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人性视频免费网站| 久久久久久久精| 亚洲18色成人| 欧美日韩国产高清一区| 蜜桃一区二区三区在线观看| 精品久久一区二区| 国产成人免费在线观看不卡| 亚洲欧美日韩国产一区二区三区| 91在线porny国产在线看| 亚洲精品网站在线观看| 欧美日韩视频在线第一区 | 日韩在线一二三区| 韩国一区二区三区| 99精品国产99久久久久久白柏| 国产亚洲欧美在线| 99久久久免费精品国产一区二区| 一区二区三区免费网站| 欧美日韩国产高清一区二区三区| 久久精品国产久精国产爱| 中文天堂在线一区| 欧美男人的天堂一二区| 国产成人日日夜夜| 成人丝袜视频网| 一区二区三区不卡视频在线观看| 欧美精品视频www在线观看| 国内外成人在线视频| 综合久久一区二区三区| 91精品蜜臀在线一区尤物| 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 欧美日韩国产首页在线观看| 久久精品噜噜噜成人av农村| 国产欧美日产一区| 欧美二区三区91| av一二三不卡影片| 免费一级欧美片在线观看| 国产精品污www在线观看| 678五月天丁香亚洲综合网| av一区二区三区四区| 麻豆精品一区二区av白丝在线 | 亚洲精品中文在线影院| 精品奇米国产一区二区三区| 不卡一区在线观看| 麻豆成人久久精品二区三区小说| 国产精品国产自产拍高清av| 日韩一区二区三| 色狠狠色狠狠综合| 国产69精品久久99不卡| 欧美96一区二区免费视频| 18成人在线观看| 久久精品一区二区| 欧美一区二区三区系列电影| 在线一区二区视频| 不卡一二三区首页| 韩国女主播成人在线| 奇米888四色在线精品| 亚洲中国最大av网站| 中文字幕欧美一区| 久久精品亚洲乱码伦伦中文| 欧美大胆人体bbbb| 欧美日韩一区二区欧美激情 | 色综合久久久久网| 成人晚上爱看视频| 国产成人av网站| 经典三级视频一区| 免费成人在线影院| 欧美aaa在线| 日韩电影免费在线观看网站| 亚洲午夜精品网| 亚洲电影一区二区三区| 一区二区三区欧美| 亚洲一区二区三区国产| 亚洲免费视频成人| 综合亚洲深深色噜噜狠狠网站| 国产欧美一区二区三区沐欲 | 成人爽a毛片一区二区免费| 国产精品一区三区| 国产精品亚洲综合一区在线观看| 国内精品伊人久久久久av影院 | 不卡的电视剧免费网站有什么| 国产经典欧美精品| 国产精品一区二区三区四区| 中文字幕精品一区二区三区精品| www国产成人免费观看视频 深夜成人网| 91美女在线观看| 色综合色综合色综合 | 99精品一区二区| 91蜜桃传媒精品久久久一区二区| 91香蕉视频在线| 在线观看亚洲成人| 欧美精品久久天天躁| 欧美日韩电影在线| 日韩午夜av电影| 国产亚洲一区字幕| 国产精品久久久久影院亚瑟| 亚洲免费在线视频| 蜜桃一区二区三区四区| 国产一区二区影院| 91香蕉国产在线观看软件| 欧美日韩国产美女| 久久无码av三级| 亚洲欧洲精品一区二区精品久久久 | 亚洲bt欧美bt精品| 日韩成人一区二区三区在线观看| 紧缚奴在线一区二区三区| 国产精品久久久久一区二区三区 | 成人午夜免费视频| 97se亚洲国产综合在线| 欧美在线免费播放| 欧美一区二区三区白人 | 国产精品午夜春色av| 一区二区三区中文字幕精品精品| 日韩av在线播放中文字幕| 国产一区二区三区最好精华液| 99久久精品99国产精品| 欧美一区欧美二区| 国产精品久久久久久福利一牛影视| 亚洲综合区在线| 国产又粗又猛又爽又黄91精品| 91在线高清观看| 欧美成人一级视频| 亚洲免费在线看| 韩国欧美国产1区| 精品视频在线免费看| 久久亚洲精精品中文字幕早川悠里| 亚洲欧美日韩久久| 国产一区不卡视频| 777亚洲妇女| |精品福利一区二区三区| 午夜国产精品影院在线观看| heyzo一本久久综合| 欧美大肚乱孕交hd孕妇| 欧美精品xxxxbbbb| 亚洲主播在线观看| 高清beeg欧美| 欧美成人一区二区三区| 亚洲午夜视频在线观看| 成人av网站在线观看| 日韩欧美亚洲国产另类| 亚洲午夜羞羞片| 93久久精品日日躁夜夜躁欧美| 久久亚洲精华国产精华液| 日韩av成人高清| 久久久国产精品不卡| 无码av中文一区二区三区桃花岛| 9i在线看片成人免费| 国产女同性恋一区二区| 精品亚洲国产成人av制服丝袜 | 丁香激情综合国产| 日韩免费福利电影在线观看| 亚洲国产精品久久人人爱蜜臀| 99天天综合性| 国产欧美精品一区| 国产精品1区2区3区在线观看| 日韩限制级电影在线观看| 午夜精品久久久久久久久久| 欧洲视频一区二区| 亚洲精品videosex极品| 91性感美女视频| 一区二区在线免费观看| 一本色道**综合亚洲精品蜜桃冫| 欧美激情综合五月色丁香| 成人免费看视频| 中文字幕高清不卡| av资源网一区| 亚洲视频一二区| 色哟哟在线观看一区二区三区| 亚洲欧美怡红院| 色婷婷精品久久二区二区蜜臀av | 成人综合婷婷国产精品久久| 久久久国产精品不卡| 国产不卡视频一区二区三区| 欧美国产欧美综合| 99re这里只有精品视频首页| 中文字幕中文字幕在线一区 | 国产精品66部| 国产精品麻豆久久久| 97精品国产露脸对白| 亚洲你懂的在线视频| 欧美日韩一二区| 蜜臀a∨国产成人精品| 国产视频视频一区| 久久尤物电影视频在线观看| 亚洲免费观看视频| 成人精品一区二区三区中文字幕| 国产女人18水真多18精品一级做| 成人动漫视频在线| 亚洲精品久久久蜜桃| 3d成人动漫网站| 国产在线不卡一区| 亚洲四区在线观看| 欧美日韩国产综合视频在线观看| 奇米色777欧美一区二区| 久久人人爽爽爽人久久久| 成人福利视频网站| 亚洲一区在线观看视频| 亚洲精品一区二区三区影院 | 高清成人免费视频| 亚洲激情成人在线| 日韩精品中文字幕在线一区| 国产成人精品亚洲777人妖|