亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? control.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                            d:\mux\kechengsheji\control.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/12/2009 16:45:58

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CONTROL


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

control   EPF10K10LC84-3   7      3      0    0         0  %    20       3  %

User Pins:                 7      3      0  



Project Information                            d:\mux\kechengsheji\control.rpt

** FILE HIERARCHY **



|lpm_add_sub:81|
|lpm_add_sub:81|addcore:adder|
|lpm_add_sub:81|altshift:result_ext_latency_ffs|
|lpm_add_sub:81|altshift:carry_ext_latency_ffs|
|lpm_add_sub:81|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

***** Logic for device 'control' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        s  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  s     p  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  t     e  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  a  c  e  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  r  l  d  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  1  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
   clk_out | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | re 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
    stop_1 | 28                                                              58 | reset 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  s  s  s  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  p  t  p  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  e  o  e  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  e  p  e  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  d     d  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  3     2  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       4/22( 18%)   
A10      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       5/22( 22%)   
A11      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       2/22(  9%)   
C3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                             4/53     (  7%)
Total logic cells used:                         20/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.05/4    ( 76%)
Total fan-in:                                  61/2304    (  2%)

Total input pins required:                       7
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     20
Total flipflops required:                       11
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   8   0   0   0   0   0   0   8   2   0   0   0   0   0   0   0   0   0   0   0   0   0   0     18/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0      2/0  

Total:   0   0   9   0   0   0   0   0   0   8   2   0   0   0   0   0   0   0   0   0   0   1   0   0   0     20/0  



Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  58      -     -    C    --      INPUT                0    0    0    1  reset
  84      -     -    -    --      INPUT                0    0    0    1  speed1
  44      -     -    -    --      INPUT                0    0    0    1  speed2
  42      -     -    -    --      INPUT                0    0    0    1  speed3
   2      -     -    -    --      INPUT  G             0    0    0   12  start
  43      -     -    -    --      INPUT                0    0    0    1  stop


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  16      -     -    A    --     OUTPUT                0    1    0    0  clk_out
  62      -     -    C    --     OUTPUT                0    1    0    0  re
  28      -     -    C    --     OUTPUT                0    1    0    0  stop_1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    A    10       AND2                0    2    0    4  |LPM_ADD_SUB:81|addcore:adder|:79
   -      2     -    A    11       AND2                0    2    0    1  |LPM_ADD_SUB:81|addcore:adder|:83
   -      3     -    A    03       AND2                0    4    0    4  |LPM_ADD_SUB:81|addcore:adder|:91
   -      6     -    A    03       AND2                0    2    0    1  |LPM_ADD_SUB:81|addcore:adder|:95
   -      8     -    A    03       AND2                0    4    0    2  |LPM_ADD_SUB:81|addcore:adder|:103
   -      1     -    A    10       DFFE   +            1    2    1    1  :8
   -      3     -    A    10       DFFE   +            1    2    0    1  q9 (:12)
   -      2     -    A    10       DFFE   +            1    1    0    1  q8 (:13)
   -      7     -    A    03       DFFE   +            1    2    0    1  q7 (:14)
   -      5     -    A    03       DFFE   +            1    2    0    2  q6 (:15)
   -      4     -    A    03       DFFE   +            1    1    0    3  q5 (:16)
   -      2     -    A    03       DFFE   +            1    2    0    1  q4 (:17)
   -      1     -    A    03       DFFE   +            1    2    0    2  q3 (:18)
   -      1     -    A    11       DFFE   +            1    1    0    3  q2 (:19)
   -      4     -    A    10       DFFE   +            1    1    0    2  q1 (:20)
   -      5     -    A    10       DFFE   +            1    0    0    3  q0 (:21)
   -      6     -    A    10        OR2                1    2    0    1  :256
   -      7     -    A    10        OR2                1    2    0    1  :269
   -      1     -    C    21       AND2                2    0    1    0  :437
   -      3     -    C    03       AND2                2    0    1    0  :443


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                   d:\mux\kechengsheji\control.rpt
control

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久国产精品一区二区| 午夜视频在线观看一区二区| 欧美影视一区二区三区| 九色综合国产一区二区三区| 亚洲自拍另类综合| 国产农村妇女毛片精品久久麻豆 | 色呦呦网站一区| 久久99精品国产麻豆婷婷| 一区二区在线观看av| 久久久久久久久久久久久夜| 在线免费精品视频| 国产99久久久国产精品免费看| 午夜精品久久久久久久| 日韩毛片一二三区| 国产网红主播福利一区二区| 91麻豆精品国产91久久久久久久久 | 欧美一区二区免费观在线| 99久久综合国产精品| 久久国产精品一区二区| 亚洲va天堂va国产va久| 亚洲黄色小视频| 国产精品网站在线播放| 久久婷婷成人综合色| 欧美精品xxxxbbbb| 色拍拍在线精品视频8848| 成人午夜视频在线观看| 黄一区二区三区| 日韩高清在线观看| 亚洲成人免费在线观看| 一区二区三区.www| 亚洲美女屁股眼交| 国产精品美女久久久久久| 国产天堂亚洲国产碰碰| 亚洲精品一区二区三区四区高清| 日韩丝袜情趣美女图片| 欧美一区二区三区人| 欧美日韩视频第一区| 91福利在线看| 91官网在线观看| 欧美性猛交一区二区三区精品| 91麻豆蜜桃一区二区三区| 91在线码无精品| 91亚洲国产成人精品一区二三| 成人一区二区三区| 粉嫩aⅴ一区二区三区四区五区| 国产99一区视频免费| 国产福利精品一区| 从欧美一区二区三区| 成人美女视频在线观看18| 成人精品小蝌蚪| 91偷拍与自偷拍精品| 色女孩综合影院| 欧美日韩成人一区| 欧美老人xxxx18| 日韩一卡二卡三卡四卡| 欧美成人一区二区三区在线观看| 欧美成人女星排行榜| www成人在线观看| 国产精品乱人伦| 一区二区不卡在线播放 | 欧美亚洲综合另类| 4438成人网| 久久久www成人免费无遮挡大片| 国产精品视频在线看| 日韩毛片视频在线看| 亚洲国产va精品久久久不卡综合| 三级影片在线观看欧美日韩一区二区| 日产欧产美韩系列久久99| 狠狠色丁香婷婷综合久久片| 国产麻豆精品视频| 91欧美一区二区| 3atv一区二区三区| 国产午夜精品一区二区三区四区| 国产精品国产三级国产三级人妇 | 日日夜夜精品视频免费| 精品亚洲免费视频| 99视频精品在线| 正在播放一区二区| 国产午夜精品福利| 夜夜嗨av一区二区三区中文字幕| 视频一区免费在线观看| 国产不卡高清在线观看视频| 欧美自拍丝袜亚洲| 精品国一区二区三区| 亚洲婷婷综合久久一本伊一区| 亚洲成a人片在线不卡一二三区| 韩国女主播成人在线| 色噜噜狠狠色综合中国| 精品国产三级电影在线观看| 亚洲天堂2014| 精品综合久久久久久8888| 色综合久久久久久久久久久| 精品日韩成人av| 亚洲最新在线观看| 国产一区二区久久| 欧美性一区二区| 国产精品欧美极品| 久久不见久久见免费视频7| www.亚洲激情.com| 日韩欧美亚洲一区二区| 亚洲精品精品亚洲| 国产91在线|亚洲| 91精品国产一区二区三区蜜臀| 国产精品久久久久久久久免费桃花 | 欧美日韩一二区| 国产精品福利一区二区| 老司机免费视频一区二区| 91九色最新地址| 国产精品婷婷午夜在线观看| 久久爱另类一区二区小说| 欧美色涩在线第一页| 中文字幕电影一区| 国产在线麻豆精品观看| 欧美日韩色一区| 亚洲乱码国产乱码精品精小说| 国产很黄免费观看久久| 日韩欧美国产精品| 日本伊人午夜精品| 欧美日韩国产综合久久| 亚洲精品高清在线观看| 成人av第一页| 欧美高清一级片在线观看| 久久99国产精品久久99| 91精品国产手机| 五月激情综合色| 欧美日韩在线电影| 一个色在线综合| 欧美一a一片一级一片| 亚洲蜜桃精久久久久久久| 99国产精品久久| 国产精品久久久久久久久果冻传媒 | 在线观看av一区| 亚洲人成网站在线| 91猫先生在线| 亚洲色图视频网| 91一区二区三区在线播放| 国产精品久久久久久久久果冻传媒| 东方aⅴ免费观看久久av| 国产精品乱码一区二三区小蝌蚪| 高清久久久久久| 亚洲欧洲另类国产综合| 99久久精品国产观看| 中文字幕在线一区免费| 国产盗摄精品一区二区三区在线| 久久精品亚洲精品国产欧美kt∨| 国产精品91一区二区| 中文字幕欧美激情一区| jiyouzz国产精品久久| 国产精品久久久久久久午夜片| 成人高清视频在线观看| 亚洲精品一卡二卡| 欧美中文字幕一区二区三区| 亚洲福利国产精品| 欧美一区二区视频免费观看| 免费成人av在线播放| 日韩欧美一区在线观看| 激情欧美日韩一区二区| 国产喂奶挤奶一区二区三区| 99久久伊人网影院| 一区二区三区产品免费精品久久75| 欧美性感一类影片在线播放| 天天色天天操综合| 欧美成人乱码一区二区三区| 国产98色在线|日韩| 亚洲精品视频在线观看网站| 欧美欧美午夜aⅴ在线观看| 久久99最新地址| 亚洲国产高清在线| 欧美色男人天堂| 久久99国产精品免费网站| 国产精品私房写真福利视频| 色屁屁一区二区| 精品在线亚洲视频| 中文字幕色av一区二区三区| 欧美另类变人与禽xxxxx| 国产麻豆午夜三级精品| 一区二区高清视频在线观看| 日韩午夜中文字幕| 国产成人免费av在线| 亚洲成人自拍偷拍| 久久久www成人免费毛片麻豆 | 黑人精品欧美一区二区蜜桃| 国产精品超碰97尤物18| 日韩一卡二卡三卡国产欧美| 99在线精品观看| 国产综合久久久久久久久久久久 | 中文字幕一区二区在线播放| 欧美日韩和欧美的一区二区| 国产成人aaa| 丝袜美腿一区二区三区| 国产精品美女久久久久av爽李琼 | 精品福利二区三区| 色婷婷av一区二区三区之一色屋| 狠狠色丁香久久婷婷综合丁香| 依依成人精品视频| 久久蜜桃一区二区| 欧美日韩另类一区| 亚洲在线中文字幕| 欧美精品亚洲一区二区在线播放| eeuss鲁片一区二区三区在线看|