亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? lichengji1.rpt

?? 出租車的計費系統
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                             f:\kechengsheji\lichengji1.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2005 22:07:09

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


LICHENGJI1


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

lichengji1
      EPF10K10LC84-3       3      9      0    0         0  %    29       5  %

User Pins:                 3      9      0  



Project Information                             f:\kechengsheji\lichengji1.rpt

** FILE HIERARCHY **



|lpm_add_sub:159|
|lpm_add_sub:159|addcore:adder|
|lpm_add_sub:159|altshift:result_ext_latency_ffs|
|lpm_add_sub:159|altshift:carry_ext_latency_ffs|
|lpm_add_sub:159|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:218|
|lpm_add_sub:218|addcore:adder|
|lpm_add_sub:218|altshift:result_ext_latency_ffs|
|lpm_add_sub:218|altshift:carry_ext_latency_ffs|
|lpm_add_sub:218|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                    f:\kechengsheji\lichengji1.rpt
lichengji1

***** Logic for device 'lichengji1' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | ge_01 
      ^nCE | 14                                                              72 | shi_12 
      #TDI | 15                                                              71 | ge_02 
    shi_10 | 16                                                              70 | ge_03 
    shi_11 | 17                                                              69 | shi_13 
        en | 18                                                              68 | GNDINT 
     ge_00 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  s  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  t  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  o  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  p  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    f:\kechengsheji\lichengji1.rpt
lichengji1

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A2       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A13      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
A16      2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A22      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    1/2       8/22( 36%)   
A24      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    1/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             9/53     ( 16%)
Total logic cells used:                         29/576    (  5%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.34/4    ( 83%)
Total fan-in:                                  97/2304    (  4%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      9
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     29
Total flipflops required:                        9
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         3/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   1   0   0   0   0   0   0   0   0   0   0   0   8   0   0   2   1   0   0   0   1   8   0   8     29/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   1   0   0   0   0   0   0   0   0   0   0   0   8   0   0   2   1   0   0   0   1   8   0   8     29/0  



Device-Specific Information:                    f:\kechengsheji\lichengji1.rpt
lichengji1

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0   10  reset
  42      -     -    -    --      INPUT                0    0    0    8  stop


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    f:\kechengsheji\lichengji1.rpt
lichengji1

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  18      -     -    A    --     OUTPUT                0    1    0    0  en
  19      -     -    A    --     OUTPUT                0    1    0    0  ge_00
  73      -     -    A    --     OUTPUT                0    1    0    0  ge_01
  71      -     -    A    --     OUTPUT                0    1    0    0  ge_02
  70      -     -    A    --     OUTPUT                0    1    0    0  ge_03
  16      -     -    A    --     OUTPUT                0    1    0    0  shi_10
  17      -     -    A    --     OUTPUT                0    1    0    0  shi_11
  72      -     -    A    --     OUTPUT                0    1    0    0  shi_12
  69      -     -    A    --     OUTPUT                0    1    0    0  shi_13


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                    f:\kechengsheji\lichengji1.rpt
lichengji1

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    A    13       AND2                0    2    0    1  |LPM_ADD_SUB:159|addcore:adder|:55
   -      5     -    A    24       AND2                0    3    0    1  |LPM_ADD_SUB:218|addcore:adder|:59
   -      8     -    A    24        OR2                0    3    0    1  |LPM_ADD_SUB:218|addcore:adder|:68
   -      1     -    A    16       SOFT    s   !       1    0    0    1  reset~1
   -      8     -    A    16       DFFE   +            0    2    1    0  :4
   -      3     -    A    13       DFFE   +            1    2    0    3  shi3 (:14)
   -      2     -    A    13       DFFE   +            1    2    0    4  shi2 (:15)
   -      4     -    A    13       DFFE   +            1    2    0    5  shi1 (:16)
   -      3     -    A    24       DFFE   +            1    1    0    5  shi0 (:17)
   -      8     -    A    22       DFFE   +            1    2    0    3  ge3 (:18)
   -      7     -    A    24       DFFE   +            1    2    0    5  ge2 (:19)
   -      2     -    A    24       DFFE   +            1    2    0    5  ge1 (:20)
   -      6     -    A    24       DFFE   +            1    0    0    6  ge0 (:21)
   -      3     -    A    22        OR2        !       0    4    0    9  :116
   -      1     -    A    13        OR2        !       0    4    0    2  :134
   -      2     -    A    22       AND2    s           0    2    0    3  ~261~1
   -      8     -    A    13        OR2                0    4    0    1  :261
   -      6     -    A    13        OR2                0    4    0    1  :267
   -      5     -    A    13        OR2                0    3    0    1  :273
   -      4     -    A    22       AND2                0    4    0    1  :285
   -      5     -    A    22        OR2                1    2    1    0  :608
   -      4     -    A    24        OR2                1    1    1    0  :614
   -      1     -    A    24        OR2                1    1    1    0  :620
   -      6     -    A    22        OR2                1    2    1    0  :626
   -      7     -    A    22        OR2    s           1    2    0    4  ~628~1
   -      8     -    A    21        OR2                1    2    1    0  :632
   -      3     -    A    17        OR2                1    1    1    0  :638
   -      2     -    A    02        OR2                1    1    1    0  :644
   -      1     -    A    22        OR2                1    2    1    0  :650


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                    f:\kechengsheji\lichengji1.rpt
lichengji1

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       4/ 96(  4%)     1/ 48(  2%)    17/ 48( 35%)    0/16(  0%)      9/16( 56%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
自拍视频在线观看一区二区| 91.com视频| 亚洲国产高清aⅴ视频| 国产专区欧美精品| 国产蜜臀97一区二区三区 | 亚洲成a天堂v人片| 欧美人成免费网站| 久久99久久久欧美国产| 亚洲精品在线观看视频| 成人丝袜18视频在线观看| 日韩一区在线播放| 在线亚洲高清视频| 麻豆91在线观看| 亚洲欧洲性图库| 欧美日韩一区二区三区在线| 久久不见久久见中文字幕免费| 精品久久国产老人久久综合| www.色精品| 亚洲成人在线网站| 久久丝袜美腿综合| 色丁香久综合在线久综合在线观看| 日韩在线一区二区| 国产日韩欧美电影| 欧美日韩成人一区| 国产东北露脸精品视频| 亚洲综合色噜噜狠狠| 91麻豆精品国产91久久久久| 岛国精品在线观看| 天天色天天爱天天射综合| 国产亚洲成年网址在线观看| 欧美唯美清纯偷拍| 国产大陆a不卡| 午夜亚洲福利老司机| 国产日韩精品视频一区| 国产片一区二区三区| 色综合久久中文字幕| 日韩成人免费在线| 综合在线观看色| 日韩精品最新网址| 欧美私模裸体表演在线观看| 国产成人免费9x9x人网站视频| 亚洲国产成人精品视频| 国产精品热久久久久夜色精品三区 | 国产一区二区三区免费播放 | 一区二区欧美国产| 久久这里只有精品视频网| 欧美在线999| 成人动漫av在线| 精品一区二区在线观看| 一区二区三区视频在线看| 久久精品人人爽人人爽| 欧美一区二区网站| 欧美四级电影网| 色综合久久久久综合体桃花网| 国产一区二区三区日韩| 美女脱光内衣内裤视频久久网站| 一区二区三区中文字幕电影| 国产精品不卡一区二区三区| 日韩精品一区二区三区视频播放 | 午夜影视日本亚洲欧洲精品| 国产精品视频第一区| 欧美精品一区二区三区久久久| 欧美肥妇bbw| 欧美怡红院视频| 91色乱码一区二区三区| av电影一区二区| 成人app软件下载大全免费| 国产在线看一区| 狠狠色丁香婷婷综合| 日韩和欧美一区二区| 午夜久久福利影院| 午夜精品久久久久久久蜜桃app| 亚洲欧美一区二区不卡| 日韩理论片一区二区| 中文字幕在线不卡一区二区三区| 国产精品亲子伦对白| 中文字幕不卡在线观看| 欧美国产精品久久| 一区二区中文视频| 一区二区在线观看视频在线观看| 一区二区三区在线观看动漫| 一区二区激情视频| 亚洲午夜久久久久中文字幕久| 亚洲午夜激情网站| 日韩av一二三| 狠狠色丁香久久婷婷综合_中| 国产一区二区三区综合| 成人免费视频一区二区| 91天堂素人约啪| 欧美色成人综合| 日韩欧美激情一区| 国产欧美精品一区二区色综合| 欧美国产成人精品| 一区二区三区国产| 亚洲444eee在线观看| 麻豆国产精品一区二区三区 | 97成人超碰视| 欧美自拍丝袜亚洲| 欧美成人性福生活免费看| 国产欧美精品一区二区三区四区 | 国产日韩欧美综合在线| 亚洲图片另类小说| 亚瑟在线精品视频| 国产一区二区精品久久99 | 在线免费av一区| 欧美乱熟臀69xxxxxx| 精品理论电影在线| 中文字幕亚洲综合久久菠萝蜜| 一区二区三区中文字幕精品精品| 免费成人在线影院| 成人免费视频视频在线观看免费| 色噜噜狠狠成人中文综合| 555www色欧美视频| 国产精品久久久久天堂| 亚洲国产毛片aaaaa无费看| 国产精品一卡二| 欧美日韩亚洲高清一区二区| 欧美精品一区二区三区一线天视频| 亚洲天堂a在线| 极品少妇xxxx精品少妇偷拍| av午夜一区麻豆| 2欧美一区二区三区在线观看视频| 一区二区三区中文在线| 国产精品一区二区你懂的| 欧美精品一二三四| 亚洲欧美日韩人成在线播放| 国产在线播放一区三区四| 欧美日韩激情一区二区三区| 国产欧美一区二区精品秋霞影院| 亚洲aⅴ怡春院| 一本色道久久综合狠狠躁的推荐| 欧美sm极限捆绑bd| 亚洲高清不卡在线| 色综合久久88色综合天天6| 国产婷婷一区二区| 麻豆免费精品视频| 69堂成人精品免费视频| 亚洲欧美一区二区不卡| 丰满亚洲少妇av| 2020日本不卡一区二区视频| 午夜精品久久久久久不卡8050| 91在线观看成人| 日本一区二区三区四区 | 懂色av中文一区二区三区| 日韩欧美综合在线| 亚洲高清在线视频| 色偷偷一区二区三区| 国产精品久久久久久久久晋中| 久88久久88久久久| 日韩一区二区三区av| 天天av天天翘天天综合网色鬼国产| 91美女在线观看| 国产精品国产三级国产有无不卡 | 国产露脸91国语对白| 在线91免费看| 午夜精品久久一牛影视| 精品视频一区二区三区免费| 亚洲人成伊人成综合网小说| 丁香天五香天堂综合| 久久精品亚洲国产奇米99| 久久国产精品一区二区| 91精品一区二区三区在线观看| 午夜影视日本亚洲欧洲精品| 欧美色精品在线视频| 香蕉影视欧美成人| 欧美精品tushy高清| 亚洲bdsm女犯bdsm网站| 在线不卡免费欧美| 日韩不卡在线观看日韩不卡视频| 欧美日韩国产高清一区| 日韩av成人高清| 日韩免费电影一区| 国产九色精品成人porny| 国产日韩欧美在线一区| www.日韩精品| 亚洲在线一区二区三区| 欧美日韩日本视频| 日韩av不卡在线观看| 久久综合色播五月| 国产成人午夜电影网| 中文字幕一区二区5566日韩| 色94色欧美sute亚洲线路一久 | 国产精品免费av| 99久久免费国产| 亚洲摸摸操操av| 欧美日韩不卡视频| 精品亚洲国内自在自线福利| 国产欧美综合色| 日本久久电影网| 日本伊人午夜精品| 久久久99精品久久| 一道本成人在线| 蜜桃精品在线观看| 国产精品久久午夜| 欧美日韩国产系列| 国产美女娇喘av呻吟久久| 亚洲欧美激情小说另类| 日韩视频一区二区| yourporn久久国产精品| 图片区小说区国产精品视频|