亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ywjcq.rpt

?? 本源碼用VHDL語言實(shí)現(xiàn)了用鍵盤控制米字管顯示十進(jìn)制
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                     d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/23/2008 10:26:55

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


YWJCQ


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

ywjcq     EP1K10TC100-1    9      7      0    0         0  %    7        1  %

User Pins:                 9      7      0  



Project Information                     d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

***** Logic for device 'ywjcq' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I       G V V V V C V V V V V V T  
                C E E E E N E E N y y y N E E E E I E E E E E E A  
                K D D D D D D D T 1 2 0 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
     dout2 |  5                                                    71 | y4 
     dout0 |  6                                                    70 | y3 
     dout1 |  7                                                    69 | dout4 
  RESERVED |  8                                                    68 | y5 
     dout5 |  9                                                    67 | VCCIO 
     dout3 | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R d R V G V l c y G G R V R R R R R R  
                E E E E E E E o E C N C o l 6 N N E C E E E E E E  
                S S S S S S S u S C D C a k   D D S C S S S S S S  
                E E E E E E E t E I   _ d     _   E I E E E E E E  
                R R R R R R R 6 R N   C       C   R O R R R R R R  
                V V V V V V V   V T   K       K   V   V V V V V V  
                E E E E E E E   E     L       L   E   E E E E E E  
                D D D D D D D   D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A15      7/ 8( 87%)   1/ 8( 12%)   6/ 8( 75%)    1/2    1/2       7/22( 31%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/60     ( 16%)
Total logic cells used:                          7/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                  14/2304    (  0%)

Total input pins required:                       9
Total input I/O cell registers required:         0
Total output pins required:                      7
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      7
Total flipflops required:                        7
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   7   0   0   0   0   0   0   0   0   0      7/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   7   0   0   0   0   0   0   0   0   0      7/0  



Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk
  38      -     -    -    --      INPUT  G          ^    0    0    0    0  load
  89      -     -    -    --      INPUT             ^    0    0    0    1  y0
  91      -     -    -    --      INPUT             ^    0    0    0    1  y1
  90      -     -    -    --      INPUT             ^    0    0    0    1  y2
  70      -     -    A    --      INPUT             ^    0    0    0    1  y3
  71      -     -    A    --      INPUT             ^    0    0    0    1  y4
  68      -     -    A    --      INPUT             ^    0    0    0    1  y5
  40      -     -    -    --      INPUT             ^    0    0    0    1  y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   6      -     -    A    --     OUTPUT                 0    1    0    0  dout0
   7      -     -    A    --     OUTPUT                 0    1    0    0  dout1
   5      -     -    A    --     OUTPUT                 0    1    0    0  dout2
  10      -     -    A    --     OUTPUT                 0    1    0    0  dout3
  69      -     -    A    --     OUTPUT                 0    1    0    0  dout4
   9      -     -    A    --     OUTPUT                 0    1    0    0  dout5
  33      -     -    -    15     OUTPUT                 0    1    0    0  dout6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产精品久久一线不卡| 亚洲一区二区免费视频| 在线精品观看国产| 韩国成人福利片在线播放| 亚洲美女在线一区| 久久久噜噜噜久久中文字幕色伊伊 | 色婷婷久久一区二区三区麻豆| 亚洲成人在线免费| 国产精品福利影院| 精品国产91久久久久久久妲己| 欧美午夜寂寞影院| jlzzjlzz欧美大全| 韩国欧美一区二区| 五月天一区二区| 亚洲精品亚洲人成人网| 国产欧美一区二区在线| 欧美mv和日韩mv国产网站| 欧美三级电影在线看| 成人性视频免费网站| 精品综合免费视频观看| 午夜久久久久久久久久一区二区| 日韩一区中文字幕| 国产精品嫩草影院com| 久久精品视频在线看| 欧美va亚洲va香蕉在线| 欧美精品在线观看播放| 色哟哟国产精品| 波多野结衣中文字幕一区二区三区| 免费av成人在线| 日本少妇一区二区| 亚洲成人久久影院| 亚洲一级二级三级| 亚洲精品国产精华液| 亚洲另类中文字| 国产精品福利电影一区二区三区四区| 久久久久国产免费免费 | 国产精品久久久久久久久免费桃花| 欧美岛国在线观看| 日韩免费高清电影| 日韩一区二区免费电影| 正在播放一区二区| 欧美日韩国产高清一区二区三区 | 夜夜精品浪潮av一区二区三区| 亚洲人成伊人成综合网小说| 一区视频在线播放| 亚洲欧美自拍偷拍色图| 亚洲日本中文字幕区| 日韩美女视频一区| 自拍偷拍国产精品| 亚洲激情在线激情| 一区二区三区在线视频播放| 一区二区三区四区在线| 亚洲国产精品久久不卡毛片| 视频一区国产视频| 麻豆成人久久精品二区三区小说| 欧美aⅴ一区二区三区视频| 久久99精品久久久久久国产越南| 免费观看在线色综合| 国产在线精品免费| www.欧美亚洲| 欧美三级视频在线观看| 91精品国产黑色紧身裤美女| 精品欧美黑人一区二区三区| 国产亚洲一二三区| 亚洲视频免费在线观看| 天堂一区二区在线免费观看| 久久精品国产成人一区二区三区| 国产激情一区二区三区| 99re成人在线| 在线播放视频一区| 久久精品一区二区三区四区| 亚洲精品一二三| 另类成人小视频在线| 国产成人免费视频精品含羞草妖精| 色综合一区二区三区| 欧美一区二区三区啪啪| 国产欧美精品在线观看| 一区二区三区高清不卡| 激情五月激情综合网| 94-欧美-setu| 日韩欧美国产高清| 亚洲视频小说图片| 蜜臀av在线播放一区二区三区 | 日韩一区二区精品在线观看| 中文字幕精品一区| 视频在线观看91| 国产成人在线观看免费网站| 欧洲一区二区三区在线| 26uuuu精品一区二区| 亚洲成人一区在线| 成人丝袜18视频在线观看| 91精品在线麻豆| 亚洲日本在线看| 久久国内精品视频| 欧美在线免费视屏| 久久久久亚洲综合| 亚洲成a人v欧美综合天堂| 国产91丝袜在线播放九色| 欧美美女视频在线观看| 中文字幕av一区二区三区高| 日韩精品亚洲专区| 色综合久久中文综合久久牛| 亚洲精品一区二区三区影院| 亚洲国产精品久久不卡毛片| av亚洲精华国产精华| 精品国精品自拍自在线| 亚洲综合色噜噜狠狠| 国产成人高清在线| 精品久久五月天| 亚洲a一区二区| av午夜精品一区二区三区| 欧美不卡视频一区| 青青草原综合久久大伊人精品优势| 一本到三区不卡视频| 国产女主播一区| 国产一区二区三区在线看麻豆| 欧美日产在线观看| 亚洲精品国产无套在线观| 成人高清免费在线播放| 久久你懂得1024| 极品少妇xxxx偷拍精品少妇| 91精品国产91久久久久久一区二区 | 亚洲日本va午夜在线电影| 国产精品1区2区3区| 久久香蕉国产线看观看99| 青草av.久久免费一区| 欧美肥妇bbw| 日韩高清不卡在线| 欧美日韩dvd在线观看| 亚洲国产wwwccc36天堂| 91福利视频网站| 伊人一区二区三区| 91网页版在线| 亚洲天堂精品在线观看| 91免费观看在线| 伊人夜夜躁av伊人久久| 欧美在线一二三四区| 亚洲一二三区在线观看| 欧美日本高清视频在线观看| 亚洲成人一区二区在线观看| 欧美日韩aaa| 日本不卡高清视频| 日韩欧美资源站| 捆绑紧缚一区二区三区视频| 欧美一区二区三区视频在线观看 | 国产欧美日韩激情| www.亚洲色图.com| 亚洲精品老司机| 欧美午夜一区二区三区免费大片| 亚洲成人资源在线| 日韩精品专区在线影院重磅| 精品在线播放午夜| 国产午夜精品一区二区三区视频| 床上的激情91.| 一区二区三区自拍| 欧美一区二区黄色| 国产一区二区精品在线观看| 国产精品久久二区二区| 欧美影院精品一区| 久久99日本精品| 国产欧美精品一区二区色综合| 99精品视频在线观看| 亚洲h在线观看| 久久久久亚洲蜜桃| 99久久99久久久精品齐齐| 亚洲在线视频一区| 欧美xxxx老人做受| 白白色 亚洲乱淫| 亚洲成a人v欧美综合天堂下载 | 亚洲男人天堂av网| 日韩一区二区视频| 高清成人免费视频| 亚洲第一激情av| 久久久久久久久免费| 91亚洲精品乱码久久久久久蜜桃 | 男男视频亚洲欧美| 中文字幕精品一区二区精品绿巨人| 色狠狠桃花综合| 久久69国产一区二区蜜臀| 国产精品国产三级国产三级人妇 | 91亚洲资源网| 久久国产精品无码网站| 亚洲精品你懂的| 久久久不卡网国产精品二区| 99久久er热在这里只有精品66| 蜜臀久久99精品久久久画质超高清| 国产精品拍天天在线| 欧美一级夜夜爽| 99久久国产综合精品女不卡| 麻豆成人综合网| 亚洲尤物视频在线| 国产人成一区二区三区影院| 欧美性大战久久久久久久蜜臀| 国产91精品在线观看| 丝袜国产日韩另类美女| 自拍av一区二区三区| 久久一区二区三区国产精品| 欧美日韩国产成人在线免费| 国产 日韩 欧美大片| 久久成人av少妇免费|