亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ywjcq.rpt

?? 本源碼用VHDL語(yǔ)言實(shí)現(xiàn)了用鍵盤控制米字管顯示十進(jìn)制
?? RPT
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
Project Information                     d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/23/2008 10:26:55

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


YWJCQ


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

ywjcq     EP1K10TC100-1    9      7      0    0         0  %    7        1  %

User Pins:                 9      7      0  



Project Information                     d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

***** Logic for device 'ywjcq' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I       G V V V V C V V V V V V T  
                C E E E E N E E N y y y N E E E E I E E E E E E A  
                K D D D D D D D T 1 2 0 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
     dout2 |  5                                                    71 | y4 
     dout0 |  6                                                    70 | y3 
     dout1 |  7                                                    69 | dout4 
  RESERVED |  8                                                    68 | y5 
     dout5 |  9                                                    67 | VCCIO 
     dout3 | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R d R V G V l c y G G R V R R R R R R  
                E E E E E E E o E C N C o l 6 N N E C E E E E E E  
                S S S S S S S u S C D C a k   D D S C S S S S S S  
                E E E E E E E t E I   _ d     _   E I E E E E E E  
                R R R R R R R 6 R N   C       C   R O R R R R R R  
                V V V V V V V   V T   K       K   V   V V V V V V  
                E E E E E E E   E     L       L   E   E E E E E E  
                D D D D D D D   D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A15      7/ 8( 87%)   1/ 8( 12%)   6/ 8( 75%)    1/2    1/2       7/22( 31%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/60     ( 16%)
Total logic cells used:                          7/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                  14/2304    (  0%)

Total input pins required:                       9
Total input I/O cell registers required:         0
Total output pins required:                      7
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      7
Total flipflops required:                        7
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   7   0   0   0   0   0   0   0   0   0      7/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   7   0   0   0   0   0   0   0   0   0      7/0  



Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk
  38      -     -    -    --      INPUT  G          ^    0    0    0    0  load
  89      -     -    -    --      INPUT             ^    0    0    0    1  y0
  91      -     -    -    --      INPUT             ^    0    0    0    1  y1
  90      -     -    -    --      INPUT             ^    0    0    0    1  y2
  70      -     -    A    --      INPUT             ^    0    0    0    1  y3
  71      -     -    A    --      INPUT             ^    0    0    0    1  y4
  68      -     -    A    --      INPUT             ^    0    0    0    1  y5
  40      -     -    -    --      INPUT             ^    0    0    0    1  y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   6      -     -    A    --     OUTPUT                 0    1    0    0  dout0
   7      -     -    A    --     OUTPUT                 0    1    0    0  dout1
   5      -     -    A    --     OUTPUT                 0    1    0    0  dout2
  10      -     -    A    --     OUTPUT                 0    1    0    0  dout3
  69      -     -    A    --     OUTPUT                 0    1    0    0  dout4
   9      -     -    A    --     OUTPUT                 0    1    0    0  dout5
  33      -     -    -    15     OUTPUT                 0    1    0    0  dout6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲图片有声小说| 亚洲综合在线五月| 国产精品2024| 欧美激情资源网| 95精品视频在线| 亚洲另类色综合网站| 欧美日韩一区二区三区免费看| 亚洲福利一区二区| 日韩色在线观看| 国产福利一区二区| 亚洲精品自拍动漫在线| 欧美日韩不卡一区二区| 韩国中文字幕2020精品| 中文字幕欧美激情| 在线一区二区三区四区五区| 天天综合网天天综合色 | 色94色欧美sute亚洲13| 亚洲午夜激情av| 久久尤物电影视频在线观看| 波多野结衣精品在线| 亚洲成在人线在线播放| 欧美精品一区男女天堂| 99riav久久精品riav| 婷婷久久综合九色综合伊人色| www国产精品av| 91福利社在线观看| 精品综合久久久久久8888| 国产精品嫩草影院com| 欧美日韩成人综合| 成人晚上爱看视频| 日韩精品一级中文字幕精品视频免费观看 | 成人性色生活片| 亚洲国产成人av网| 国产女人aaa级久久久级 | 欧美唯美清纯偷拍| 麻豆精品国产传媒mv男同| 中文字幕一区三区| 精品卡一卡二卡三卡四在线| 99久久综合狠狠综合久久| 美女视频网站久久| 亚洲黄色性网站| 久久久噜噜噜久久人人看 | 欧美高清视频在线高清观看mv色露露十八 | 美腿丝袜一区二区三区| 一区二区三区四区中文字幕| 久久久综合视频| 欧美一区二区精品在线| 色av成人天堂桃色av| 国产成人免费9x9x人网站视频| 婷婷综合在线观看| 一区二区三区四区蜜桃| 国产精品青草综合久久久久99| 日韩女优av电影| 欧美日韩在线播放| 91麻豆精东视频| 成人综合在线视频| 韩国v欧美v亚洲v日本v| 五月天精品一区二区三区| 亚洲你懂的在线视频| 国产精品乱码人人做人人爱| 精品va天堂亚洲国产| 91麻豆精品国产91久久久久| 欧美性生活大片视频| 色狠狠桃花综合| 99久久精品国产网站| 成人av免费在线观看| 波多野结衣在线一区| 国产v日产∨综合v精品视频| 国产精品资源在线| 国产原创一区二区| 狠狠色丁香婷婷综合久久片| 麻豆精品国产传媒mv男同| 日韩激情在线观看| 日韩国产欧美一区二区三区| 亚洲国产精品久久久久婷婷884| 一区二区三区91| 亚洲福中文字幕伊人影院| 亚洲成av人片www| 丝袜美腿高跟呻吟高潮一区| 丝袜诱惑亚洲看片| 久久精品国产99| 国产精品综合av一区二区国产馆| 国产资源精品在线观看| 国产成人精品亚洲午夜麻豆| 不卡一二三区首页| 色婷婷av一区二区三区软件 | 日韩一区二区视频| 这里只有精品99re| 精品少妇一区二区三区| 久久久99免费| 国产精品乱人伦一区二区| 亚洲精品国产成人久久av盗摄 | 一本色道久久加勒比精品| 91农村精品一区二区在线| 色诱亚洲精品久久久久久| 欧美中文字幕一区二区三区亚洲 | 日韩欧美自拍偷拍| 久久中文娱乐网| 国产精品久久久一本精品| 亚洲天天做日日做天天谢日日欢 | 亚洲综合激情另类小说区| 亚洲一区二区3| 麻豆精品新av中文字幕| 成人一区二区在线观看| 欧日韩精品视频| 日韩视频国产视频| 中文字幕日韩一区二区| 亚洲电影一区二区| 久久99精品网久久| 波多野结衣精品在线| 欧美精品国产精品| 欧美国产日韩精品免费观看| 一区二区国产视频| 国产精品一区三区| 在线观看三级视频欧美| 精品久久久久久无| 亚洲老司机在线| 麻豆91精品视频| 91蜜桃婷婷狠狠久久综合9色| 在线电影国产精品| 欧美高清在线精品一区| 日本视频中文字幕一区二区三区| 国产福利一区二区三区| 91精品免费在线| 1区2区3区精品视频| 麻豆精品精品国产自在97香蕉| 91免费视频网| 久久久噜噜噜久久中文字幕色伊伊 | 亚洲香蕉伊在人在线观| 欧美亚洲日本一区| 中文字幕欧美日韩一区| 日韩av在线免费观看不卡| 91视频你懂的| 国产欧美综合色| 日本不卡免费在线视频| 91美女片黄在线观看| 久久蜜桃香蕉精品一区二区三区| 午夜成人免费视频| 国产欧美日本一区视频| 午夜久久久影院| 91麻豆自制传媒国产之光| 国产午夜精品一区二区三区嫩草| 日韩一区欧美二区| 欧美性色黄大片| 亚洲另类在线视频| 99久久er热在这里只有精品15| 欧美精品一区二区在线播放| 天天影视色香欲综合网老头| 色一区在线观看| 国产精品高潮呻吟| 国产91精品露脸国语对白| 日韩精品一区二区三区视频播放 | 国产精品18久久久久| 在线电影一区二区三区| 亚洲午夜精品在线| 欧美中文字幕一区| 国产尤物一区二区在线| 色哟哟国产精品| 亚洲精品一区二区三区影院| 男人的j进女人的j一区| 国产白丝精品91爽爽久久| 欧美一区二区三区在| 日韩在线一区二区三区| 国产精品一卡二| 国产精品污污网站在线观看| 色综合久久88色综合天天免费| 无码av中文一区二区三区桃花岛| 精品国产精品一区二区夜夜嗨| 国产成人在线视频播放| 亚洲精品成人在线| 精品乱人伦小说| 97超碰欧美中文字幕| 日本免费在线视频不卡一不卡二| 久久久久久久一区| 在线视频一区二区免费| 韩国一区二区在线观看| 亚洲精品欧美二区三区中文字幕| 欧美一区二区三区精品| 成人av在线网| 日韩影院精彩在线| 一区在线观看免费| 欧美一级夜夜爽| www..com久久爱| 欧美aa在线视频| 亚洲日本在线a| 日韩欧美的一区二区| 91麻豆福利精品推荐| 久久av老司机精品网站导航| 亚洲精选在线视频| 国产日韩欧美一区二区三区乱码 | 91小视频在线| 精品一区二区国语对白| 亚洲自拍偷拍综合| 久久先锋影音av鲁色资源网| 欧美性生活一区| 99久久免费国产| 精品一二三四区| 亚洲成人激情综合网| 国产精品免费视频一区| 欧美不卡一区二区|