亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ywjcq.rpt

?? 本源碼用VHDL語言實現了用鍵盤控制米字管顯示十進制
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    A    15       DFFE   +            1    1    1    1  :10
   -      7     -    A    15       DFFE   +            1    1    1    1  :12
   -      5     -    A    15       DFFE   +            1    1    1    1  :14
   -      8     -    A    15       DFFE   +            1    1    1    1  :16
   -      1     -    A    15       DFFE   +            1    1    1    1  :18
   -      3     -    A    15       DFFE   +            1    1    1    1  :20
   -      2     -    A    15       DFFE   +            1    1    1    1  :22


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       5/ 96(  5%)     0/ 48(  0%)     4/ 48(  8%)    3/16( 18%)      6/16( 37%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** CLOCK SIGNALS **

Type     Fan-out       Name
INPUT        7         clk


Device-Specific Information:            d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt
ywjcq

** EQUATIONS **

clk      : INPUT;
load     : INPUT;
y0       : INPUT;
y1       : INPUT;
y2       : INPUT;
y3       : INPUT;
y4       : INPUT;
y5       : INPUT;
y6       : INPUT;

-- Node name is 'dout0' 
-- Equation name is 'dout0', type is output 
dout0    =  _LC2_A15;

-- Node name is 'dout1' 
-- Equation name is 'dout1', type is output 
dout1    =  _LC3_A15;

-- Node name is 'dout2' 
-- Equation name is 'dout2', type is output 
dout2    =  _LC1_A15;

-- Node name is 'dout3' 
-- Equation name is 'dout3', type is output 
dout3    =  _LC8_A15;

-- Node name is 'dout4' 
-- Equation name is 'dout4', type is output 
dout4    =  _LC5_A15;

-- Node name is 'dout5' 
-- Equation name is 'dout5', type is output 
dout5    =  _LC7_A15;

-- Node name is 'dout6' 
-- Equation name is 'dout6', type is output 
dout6    =  _LC4_A15;

-- Node name is ':10' 
-- Equation name is '_LC4_A15', type is buried 
_LC4_A15 = DFFE( _LC2_A15, GLOBAL( clk), !(GLOBAL( load) & !y6), !(GLOBAL( load) &  y6),  VCC);

-- Node name is ':12' 
-- Equation name is '_LC7_A15', type is buried 
_LC7_A15 = DFFE( _LC4_A15, GLOBAL( clk), !(GLOBAL( load) & !y5), !(GLOBAL( load) &  y5),  VCC);

-- Node name is ':14' 
-- Equation name is '_LC5_A15', type is buried 
_LC5_A15 = DFFE( _LC7_A15, GLOBAL( clk), !(GLOBAL( load) & !y4), !(GLOBAL( load) &  y4),  VCC);

-- Node name is ':16' 
-- Equation name is '_LC8_A15', type is buried 
_LC8_A15 = DFFE( _LC5_A15, GLOBAL( clk), !(GLOBAL( load) & !y3), !(GLOBAL( load) &  y3),  VCC);

-- Node name is ':18' 
-- Equation name is '_LC1_A15', type is buried 
_LC1_A15 = DFFE( _LC8_A15, GLOBAL( clk), !(GLOBAL( load) & !y2), !(GLOBAL( load) &  y2),  VCC);

-- Node name is ':20' 
-- Equation name is '_LC3_A15', type is buried 
_LC3_A15 = DFFE( _LC1_A15, GLOBAL( clk), !(GLOBAL( load) & !y1), !(GLOBAL( load) &  y1),  VCC);

-- Node name is ':22' 
-- Equation name is '_LC2_A15', type is buried 
_LC2_A15 = DFFE( _LC3_A15, GLOBAL( clk), !(GLOBAL( load) & !y0), !(GLOBAL( load) &  y0),  VCC);



Project Information                     d:\vhdl\shiyan\juzhenjianpan\ywjcq.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'ACEX1K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:08
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:09


Memory Allocated
-----------------

Peak memory allocated during compilation  = 15,756K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线观看国产日韩| 91麻豆精品国产91久久久| 婷婷成人综合网| 国产欧美综合色| 日韩欧美www| 欧洲生活片亚洲生活在线观看| 麻豆91小视频| 亚洲第一综合色| 国产精品高清亚洲| 久久综合久久综合九色| 91精品国产一区二区人妖| 色婷婷狠狠综合| 成人aa视频在线观看| 久久99久久99| 日韩精彩视频在线观看| 一区二区三区欧美日韩| 国产精品久久久久国产精品日日| 欧美xxxxx牲另类人与| 欧美日韩亚洲综合一区二区三区| 91啦中文在线观看| 成人国产一区二区三区精品| 国产老女人精品毛片久久| 精品亚洲国产成人av制服丝袜 | 色综合久久综合网| 成人在线综合网站| 国产精品亚洲午夜一区二区三区 | 久久影院视频免费| 日韩三级在线观看| 日韩午夜在线影院| 日韩欧美综合在线| 日韩美女视频一区二区在线观看| 欧美人妖巨大在线| 777精品伊人久久久久大香线蕉| 欧美丝袜丝交足nylons| 在线一区二区三区做爰视频网站| 91伊人久久大香线蕉| 99久久夜色精品国产网站| 成人国产精品免费观看| 99re成人精品视频| 色综合视频在线观看| eeuss鲁片一区二区三区| 波多野结衣亚洲| 99久久免费国产| 在线观看一区不卡| 欧美日韩高清一区二区| 欧美精品在欧美一区二区少妇| 欧美日韩高清在线| 日韩视频免费直播| 精品国产3级a| 中文字幕第一区| 亚洲丝袜美腿综合| 亚洲第一电影网| 日本va欧美va精品发布| 国产一区不卡在线| av亚洲精华国产精华| 色吧成人激情小说| 7777精品伊人久久久大香线蕉的 | 中文字幕av一区 二区| 中文字幕欧美一| 国产精一品亚洲二区在线视频| 中文无字幕一区二区三区| 91在线视频播放地址| 色综合久久天天综合网| 欧美三级三级三级爽爽爽| 欧美麻豆精品久久久久久| 日韩欧美国产高清| 国产视频一区在线观看| 亚洲人吸女人奶水| 日韩精品免费视频人成| 国内精品久久久久影院薰衣草| 成人综合婷婷国产精品久久蜜臀| 91看片淫黄大片一级| 欧美一区三区四区| 国产精品美女久久久久av爽李琼 | 中文字幕在线观看一区| 亚洲一区二区在线免费看| 美国毛片一区二区三区| av动漫一区二区| 91精品啪在线观看国产60岁| 国产亚洲污的网站| 亚洲成精国产精品女| 东方欧美亚洲色图在线| 欧美日韩一区二区电影| 中文字幕免费观看一区| 蜜臀精品一区二区三区在线观看| av在线这里只有精品| 91精品国产综合久久福利软件| 国产精品全国免费观看高清| 日本中文字幕一区| 99re成人在线| 国产色产综合色产在线视频| 视频一区视频二区中文字幕| 成人深夜福利app| 日韩一区二区三区免费看| 亚洲精品一二三四区| 国产福利一区二区三区视频 | 337p日本欧洲亚洲大胆色噜噜| 亚洲欧美色一区| 国产高清视频一区| 日韩一级片网站| 五月综合激情网| 91在线丨porny丨国产| 久久综合色天天久久综合图片| 亚洲第一电影网| 99riav久久精品riav| 国产亚洲女人久久久久毛片| 蜜桃视频一区二区三区 | 精品日韩成人av| 香蕉乱码成人久久天堂爱免费| 成人成人成人在线视频| 久久亚洲捆绑美女| 老司机精品视频在线| 欧美日韩亚洲国产综合| 亚洲精品视频在线观看免费| 丁香激情综合国产| 26uuu亚洲| 国产一区亚洲一区| 欧美大黄免费观看| 蜜桃一区二区三区在线| 91麻豆精品国产91| 日本91福利区| 7777精品伊人久久久大香线蕉| 一区二区三区欧美日韩| 91小视频免费观看| 亚洲欧美在线高清| 9人人澡人人爽人人精品| 欧美国产日韩在线观看| 国产福利精品一区二区| 国产色爱av资源综合区| 国产一区二区精品久久99| 26uuu久久综合| 国产高清一区日本| 国产精品污网站| 97se狠狠狠综合亚洲狠狠| 亚洲欧洲日韩av| 色婷婷综合激情| 亚洲在线视频免费观看| 欧美日韩1区2区| 美女精品一区二区| 精品国产一区二区三区不卡| 国产一区二区三区免费| 久久精品夜色噜噜亚洲a∨| 成人综合在线视频| 亚洲色大成网站www久久九九| 91亚洲精品久久久蜜桃网站| 亚洲乱码精品一二三四区日韩在线| 91视视频在线观看入口直接观看www| 亚洲区小说区图片区qvod| 在线观看一区日韩| 欧美aaaaaa午夜精品| 久久久久国产精品麻豆| 成人av免费网站| 亚洲一区免费视频| 日韩欧美在线综合网| 国产伦精品一区二区三区免费 | 秋霞影院一区二区| 精品成人一区二区| 成人动漫一区二区三区| 亚洲最快最全在线视频| 欧美日韩在线直播| 久久av中文字幕片| 中文字幕乱码日本亚洲一区二区 | 成人激情免费网站| 亚洲成人手机在线| 久久久亚洲欧洲日产国码αv| 成人自拍视频在线| 午夜亚洲福利老司机| 精品美女在线播放| 91在线精品一区二区| 日日夜夜免费精品视频| 国产欧美日韩视频在线观看| 色婷婷精品久久二区二区蜜臀av| 日韩高清不卡一区二区三区| 久久精品一区四区| 欧美图区在线视频| 国产精品一二三四区| 亚洲午夜久久久久久久久电影院 | 91精品国产综合久久福利| 丁香婷婷综合色啪| 日韩精品一区第一页| 欧美—级在线免费片| 51午夜精品国产| av网站一区二区三区| 免费在线观看视频一区| 中文字幕一区二区三区乱码在线 | 国产香蕉久久精品综合网| 91黄色免费看| 国产麻豆精品在线观看| 亚洲午夜影视影院在线观看| 欧美国产激情二区三区 | 日韩欧美一区二区久久婷婷| 91一区一区三区| 国产福利精品导航| 日本中文字幕不卡| 一区二区三区在线视频播放| 久久免费偷拍视频| 欧美肥妇free| 欧美视频一区二| 91小视频在线| 高潮精品一区videoshd|