亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jizhenjianpanyima.rpt

?? 本源碼用VHDL語言實現了用鍵盤控制米字管顯示十進制
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/03/2002 09:31:22

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

jizhenjianpanyima
      EP1K30TC144-3        5      10     0    0         0  %    62       3  %

User Pins:                 5      10     0  



Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K30TC144-3 are preliminary


Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

jizhenjianpanyima@125                 clk
jizhenjianpanyima@109                 kin0
jizhenjianpanyima@110                 kin1
jizhenjianpanyima@111                 kin2
jizhenjianpanyima@112                 kin3
jizhenjianpanyima@78                 sel0
jizhenjianpanyima@79                 sel1
jizhenjianpanyima@80                 sel2
jizhenjianpanyima@86                 y0
jizhenjianpanyima@87                 y1
jizhenjianpanyima@88                 y2
jizhenjianpanyima@89                 y3
jizhenjianpanyima@90                 y4
jizhenjianpanyima@91                 y5
jizhenjianpanyima@92                 y6


Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

** FILE HIERARCHY **



|yima:4|
|cnt:28|
|cnt:28|lpm_add_sub:22|
|cnt:28|lpm_add_sub:22|addcore:adder|
|cnt:28|lpm_add_sub:22|altshift:result_ext_latency_ffs|
|cnt:28|lpm_add_sub:22|altshift:carry_ext_latency_ffs|
|cnt:28|lpm_add_sub:22|altshift:oflow_ext_latency_ffs|
|dclk:30|
|dclk:30|lpm_add_sub:21|
|dclk:30|lpm_add_sub:21|addcore:adder|
|dclk:30|lpm_add_sub:21|altshift:result_ext_latency_ffs|
|dclk:30|lpm_add_sub:21|altshift:carry_ext_latency_ffs|
|dclk:30|lpm_add_sub:21|altshift:oflow_ext_latency_ffs|
|dclk:30|lpm_add_sub:55|
|dclk:30|lpm_add_sub:55|addcore:adder|
|dclk:30|lpm_add_sub:55|altshift:result_ext_latency_ffs|
|dclk:30|lpm_add_sub:55|altshift:carry_ext_latency_ffs|
|dclk:30|lpm_add_sub:55|altshift:oflow_ext_latency_ffs|


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

***** Logic for device 'jizhenjianpanyima' compiled without errors.




Device: EP1K30TC144-3

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R          
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E          
                S S S S S   S S S S   S S S S   S V         S S S S S S S   S S          
                E E E E E   E E E E V E E E E   E C         E E E E E E E V E E          
                R R R R R   R R R R C R R R R   R C         R R R R R R R C R R k k k k  
                V V V V V G V V V V C V V V V G V I G c G G V V V V V V V C V V i i i i  
                E E E E E N E E E E I E E E E N E N N l N N E E E E E E E I E E n n n n  
                D D D D D D D D D D O D D D D D D T D k D D D D D D D D D O D D 3 2 1 0  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GND 
       GND |  6                                                                         103 | VCCINT 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
       GND | 15                                                                          94 | VCCIO 
    VCCINT | 16                                                                          93 | GND 
  RESERVED | 17                                                                          92 | y6 
  RESERVED | 18                                                                          91 | y5 
  RESERVED | 19                              EP1K30TC144-3                               90 | y4 
  RESERVED | 20                                                                          89 | y3 
  RESERVED | 21                                                                          88 | y2 
  RESERVED | 22                                                                          87 | y1 
  RESERVED | 23                                                                          86 | y0 
     VCCIO | 24                                                                          85 | VCCINT 
       GND | 25                                                                          84 | GND 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | sel2 
  RESERVED | 30                                                                          79 | sel1 
  RESERVED | 31                                                                          78 | sel0 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R V R G V G G G G G R R V R R R R G R R R R V R  
                E E E N E E E E C E E E E C E N C N N N N N E E C E E E E N E E E E C E  
                S S S D S S S S C S S S S C S D C D D D D D S S C S S S S D S S S S C S  
                E E E   E E E E I E E E E I E   I           E E I E E E E   E E E E I E  
                R R R   R R R R O R R R R N R   N           R R O R R R R   R R R R O R  
                V V V   V V V V   V V V V T V   T           V V   V V V V   V V V V   V  
                E E E   E E E E   E E E E   E               E E   E E E E   E E E E   E  
                D D D   D D D D   D D D D   D               D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
F4       8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      14/22( 63%)   
F7       8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    0/2    0/2       8/22( 36%)   
F8       8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      16/22( 72%)   
F9       6/ 8( 75%)   0/ 8(  0%)   6/ 8( 75%)    0/2    0/2       6/22( 27%)   
F12      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2      11/22( 50%)   
F14      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    0/2       5/22( 22%)   
F15      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    0/2    0/2      14/22( 63%)   
F16      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    2/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                            14/96     ( 14%)
Total logic cells used:                         62/1728   (  3%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.29/4    ( 82%)
Total fan-in:                                 204/6912    (  2%)

Total input pins required:                       5
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                        6
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        18/1728   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   8   0   0   8   8   6   0   0   8   0   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     62/0  

Total:   0   0   0   8   0   0   8   8   6   0   0   8   0   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     62/0  



Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
 125      -     -    -    --      INPUT  G          ^    0    0    0    0  clk
 109      -     -    -    01      INPUT             ^    0    0    0   12  kin0
 110      -     -    -    02      INPUT             ^    0    0    0    9  kin1
 111      -     -    -    03      INPUT             ^    0    0    0    5  kin2
 112      -     -    -    04      INPUT             ^    0    0    0    5  kin3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  78      -     -    F    --     OUTPUT                 0    1    0    0  sel0
  79      -     -    F    --     OUTPUT                 0    1    0    0  sel1
  80      -     -    F    --     OUTPUT                 0    1    0    0  sel2
  86      -     -    E    --     OUTPUT                 0    1    0    0  y0
  87      -     -    E    --     OUTPUT                 0    1    0    0  y1
  88      -     -    D    --     OUTPUT                 0    1    0    0  y2
  89      -     -    D    --     OUTPUT                 0    1    0    0  y3
  90      -     -    D    --     OUTPUT                 0    1    0    0  y4
  91      -     -    D    --     OUTPUT                 0    1    0    0  y5
  92      -     -    D    --     OUTPUT                 0    1    0    0  y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    F    14       AND2                0    2    0    3  |CNT:28|LPM_ADD_SUB:22|addcore:adder|:51
   -      4     -    F    14       DFFE                0    3    1    9  |CNT:28|cn2 (|CNT:28|:5)
   -      5     -    F    14       DFFE                0    3    1    6  |CNT:28|cn1 (|CNT:28|:6)
   -      8     -    F    16       DFFE                0    1    1   10  |CNT:28|cn0 (|CNT:28|:7)
   -      7     -    F    14        OR2        !       0    2    0    5  |CNT:28|:15

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日产欧美一区二区视频| 亚洲第一狼人社区| 精品国产成人系列| 日韩欧美国产一二三区| 欧美高清dvd| 日韩一区二区电影| 日韩精品一区二区三区中文精品| 日韩欧美你懂的| 精品99999| 亚洲国产电影在线观看| 国产精品进线69影院| 亚洲蜜臀av乱码久久精品| 亚洲理论在线观看| 亚洲福利视频三区| 日本欧美一区二区| 国产美女在线精品| 风流少妇一区二区| 91丝袜美腿高跟国产极品老师| 99riav一区二区三区| 日本一区中文字幕| 欧美一级专区免费大片| 欧美电影免费观看高清完整版| 久久亚洲精华国产精华液 | www.欧美精品一二区| 91免费观看在线| 欧美日韩一区高清| 亚洲精品一区二区三区99| 国产精品区一区二区三区| 亚洲另类春色校园小说| 热久久国产精品| 国产成a人亚洲| 在线观看国产91| 亚洲精品国产精品乱码不99| 午夜影视日本亚洲欧洲精品| 久久91精品国产91久久小草| 国产a区久久久| 91官网在线观看| 日韩精品一区在线| 中文字幕一区二区视频| 亚洲一区二区三区四区在线| 狠狠色丁香久久婷婷综合_中| 懂色一区二区三区免费观看| 欧美日韩亚洲综合一区| 国产日本一区二区| 最新久久zyz资源站| 亚洲动漫第一页| 国模冰冰炮一区二区| 色婷婷激情综合| 日韩视频一区在线观看| 中文字幕一区二区三区不卡在线| 亚洲国产精品天堂| 成人在线综合网| 欧美日韩一级片网站| 久久精品一级爱片| 五月婷婷另类国产| 国产成人av福利| 欧美男人的天堂一二区| 国产精品久久看| 久久精品国产精品亚洲综合| 色拍拍在线精品视频8848| 26uuu成人网一区二区三区| 一区二区在线观看视频在线观看| 精品一区二区三区香蕉蜜桃| 欧美午夜精品一区二区三区| 欧美国产乱子伦| 老汉av免费一区二区三区| 一本色道亚洲精品aⅴ| 久久综合五月天婷婷伊人| 天天免费综合色| 色婷婷精品大视频在线蜜桃视频| 久久久精品人体av艺术| 国产成人亚洲综合a∨猫咪| 色欧美日韩亚洲| 久久精品国产77777蜜臀| 欧美性生活一区| 中文字幕在线免费不卡| 国产九色精品成人porny| 欧美精品电影在线播放| 《视频一区视频二区| 国产乱理伦片在线观看夜一区 | 精品国产乱码久久久久久图片| 亚洲一区免费视频| 成人av综合在线| 国产色产综合色产在线视频| 捆绑调教一区二区三区| 欧美一区二区三区婷婷月色| 亚洲一区二区在线视频| 在线视频中文字幕一区二区| 中文字幕一区av| 成人黄色a**站在线观看| 久久精品视频一区二区三区| 国产一区二区三区综合| 精品国产凹凸成av人网站| 奇米色777欧美一区二区| 91麻豆精品国产无毒不卡在线观看| 亚洲综合一区二区| 中文字幕一区二区三区不卡在线| 欧美三级一区二区| 久久国内精品自在自线400部| 欧洲在线/亚洲| 亚洲女与黑人做爰| 99久久精品国产毛片| 国产精品乱人伦| 成人av小说网| 亚洲欧美综合色| 91香蕉国产在线观看软件| 亚洲蜜桃精久久久久久久| 色婷婷香蕉在线一区二区| 亚洲黄色录像片| 91精品福利在线| 亚洲国产精品久久人人爱| 欧美日韩精品一区视频| 日韩影院在线观看| 日韩欧美精品在线| 国内偷窥港台综合视频在线播放| 国产亚洲制服色| av电影一区二区| 一区二区三区色| 欧美日韩国产高清一区二区三区 | 欧美图片一区二区三区| 日日夜夜免费精品视频| 日韩视频在线观看一区二区| 国产精品88888| 国产精品私房写真福利视频| eeuss国产一区二区三区| 亚洲精品欧美专区| 欧美顶级少妇做爰| 国产一区二区三区黄视频| 国产精品久久久久久久裸模| 91福利在线看| 麻豆精品视频在线| 中文字幕二三区不卡| 91黄色激情网站| 日产精品久久久久久久性色| 玖玖九九国产精品| 欧美国产精品专区| 欧美在线你懂得| 欧美a一区二区| 国产日产欧产精品推荐色| 欧洲av在线精品| 理论片日本一区| 18成人在线观看| 日韩西西人体444www| 不卡的电影网站| 五月天精品一区二区三区| 久久你懂得1024| 日本福利一区二区| 国内精品第一页| 一区二区三区成人在线视频| 欧美本精品男人aⅴ天堂| a亚洲天堂av| 蜜臀av性久久久久蜜臀aⅴ四虎| 国产精品色呦呦| 91精品中文字幕一区二区三区| 国产成人精品亚洲日本在线桃色| 亚洲午夜精品在线| 欧美三片在线视频观看| 无码av中文一区二区三区桃花岛| 久久影院午夜论| 欧美亚洲综合色| 国产成a人亚洲| 奇米综合一区二区三区精品视频| 国产精品高潮久久久久无| 日韩欧美成人午夜| 欧洲一区在线观看| 国产精品一区在线观看乱码| 偷拍自拍另类欧美| 亚洲欧洲av在线| 欧美精品一区二区三区在线 | 精品国产1区2区3区| 日本久久电影网| 成av人片一区二区| 狠狠久久亚洲欧美| 亚洲国产综合人成综合网站| 国产精品素人视频| 久久久综合精品| 欧美大度的电影原声| 欧美日精品一区视频| aa级大片欧美| 国产成人免费av在线| 久久99久久精品欧美| 亚洲国产日韩在线一区模特 | 国模一区二区三区白浆| 五月开心婷婷久久| 一区二区三区在线免费视频| 中文字幕五月欧美| 国产日产欧美一区二区视频| 精品捆绑美女sm三区| 欧美一区二区三区在线观看| 欧美在线视频日韩| 色综合久久中文字幕| jizzjizzjizz欧美| 成人免费视频一区二区| 国产精品综合二区| 国产精品中文有码| 国产精品一区二区在线观看网站| 麻豆成人91精品二区三区| 日本一不卡视频| 日本欧美加勒比视频| 日本麻豆一区二区三区视频|