亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jizhenjianpanyima.rpt

?? 本源碼用VHDL語言實現了用鍵盤控制米字管顯示十進制
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/03/2002 09:31:22

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

jizhenjianpanyima
      EP1K30TC144-3        5      10     0    0         0  %    62       3  %

User Pins:                 5      10     0  



Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K30TC144-3 are preliminary


Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

jizhenjianpanyima@125                 clk
jizhenjianpanyima@109                 kin0
jizhenjianpanyima@110                 kin1
jizhenjianpanyima@111                 kin2
jizhenjianpanyima@112                 kin3
jizhenjianpanyima@78                 sel0
jizhenjianpanyima@79                 sel1
jizhenjianpanyima@80                 sel2
jizhenjianpanyima@86                 y0
jizhenjianpanyima@87                 y1
jizhenjianpanyima@88                 y2
jizhenjianpanyima@89                 y3
jizhenjianpanyima@90                 y4
jizhenjianpanyima@91                 y5
jizhenjianpanyima@92                 y6


Project Information                     e:\juzhenjianpan\jizhenjianpanyima.rpt

** FILE HIERARCHY **



|yima:4|
|cnt:28|
|cnt:28|lpm_add_sub:22|
|cnt:28|lpm_add_sub:22|addcore:adder|
|cnt:28|lpm_add_sub:22|altshift:result_ext_latency_ffs|
|cnt:28|lpm_add_sub:22|altshift:carry_ext_latency_ffs|
|cnt:28|lpm_add_sub:22|altshift:oflow_ext_latency_ffs|
|dclk:30|
|dclk:30|lpm_add_sub:21|
|dclk:30|lpm_add_sub:21|addcore:adder|
|dclk:30|lpm_add_sub:21|altshift:result_ext_latency_ffs|
|dclk:30|lpm_add_sub:21|altshift:carry_ext_latency_ffs|
|dclk:30|lpm_add_sub:21|altshift:oflow_ext_latency_ffs|
|dclk:30|lpm_add_sub:55|
|dclk:30|lpm_add_sub:55|addcore:adder|
|dclk:30|lpm_add_sub:55|altshift:result_ext_latency_ffs|
|dclk:30|lpm_add_sub:55|altshift:carry_ext_latency_ffs|
|dclk:30|lpm_add_sub:55|altshift:oflow_ext_latency_ffs|


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

***** Logic for device 'jizhenjianpanyima' compiled without errors.




Device: EP1K30TC144-3

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R          
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E          
                S S S S S   S S S S   S S S S   S V         S S S S S S S   S S          
                E E E E E   E E E E V E E E E   E C         E E E E E E E V E E          
                R R R R R   R R R R C R R R R   R C         R R R R R R R C R R k k k k  
                V V V V V G V V V V C V V V V G V I G c G G V V V V V V V C V V i i i i  
                E E E E E N E E E E I E E E E N E N N l N N E E E E E E E I E E n n n n  
                D D D D D D D D D D O D D D D D D T D k D D D D D D D D D O D D 3 2 1 0  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GND 
       GND |  6                                                                         103 | VCCINT 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
       GND | 15                                                                          94 | VCCIO 
    VCCINT | 16                                                                          93 | GND 
  RESERVED | 17                                                                          92 | y6 
  RESERVED | 18                                                                          91 | y5 
  RESERVED | 19                              EP1K30TC144-3                               90 | y4 
  RESERVED | 20                                                                          89 | y3 
  RESERVED | 21                                                                          88 | y2 
  RESERVED | 22                                                                          87 | y1 
  RESERVED | 23                                                                          86 | y0 
     VCCIO | 24                                                                          85 | VCCINT 
       GND | 25                                                                          84 | GND 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | sel2 
  RESERVED | 30                                                                          79 | sel1 
  RESERVED | 31                                                                          78 | sel0 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R V R G V G G G G G R R V R R R R G R R R R V R  
                E E E N E E E E C E E E E C E N C N N N N N E E C E E E E N E E E E C E  
                S S S D S S S S C S S S S C S D C D D D D D S S C S S S S D S S S S C S  
                E E E   E E E E I E E E E I E   I           E E I E E E E   E E E E I E  
                R R R   R R R R O R R R R N R   N           R R O R R R R   R R R R O R  
                V V V   V V V V   V V V V T V   T           V V   V V V V   V V V V   V  
                E E E   E E E E   E E E E   E               E E   E E E E   E E E E   E  
                D D D   D D D D   D D D D   D               D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
F4       8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2      14/22( 63%)   
F7       8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    0/2    0/2       8/22( 36%)   
F8       8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      16/22( 72%)   
F9       6/ 8( 75%)   0/ 8(  0%)   6/ 8( 75%)    0/2    0/2       6/22( 27%)   
F12      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2      11/22( 50%)   
F14      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    0/2       5/22( 22%)   
F15      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    0/2    0/2      14/22( 63%)   
F16      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    2/2    0/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                            14/96     ( 14%)
Total logic cells used:                         62/1728   (  3%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.29/4    ( 82%)
Total fan-in:                                 204/6912    (  2%)

Total input pins required:                       5
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                        6
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        18/1728   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   8   0   0   8   8   6   0   0   8   0   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     62/0  

Total:   0   0   0   8   0   0   8   8   6   0   0   8   0   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     62/0  



Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
 125      -     -    -    --      INPUT  G          ^    0    0    0    0  clk
 109      -     -    -    01      INPUT             ^    0    0    0   12  kin0
 110      -     -    -    02      INPUT             ^    0    0    0    9  kin1
 111      -     -    -    03      INPUT             ^    0    0    0    5  kin2
 112      -     -    -    04      INPUT             ^    0    0    0    5  kin3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  78      -     -    F    --     OUTPUT                 0    1    0    0  sel0
  79      -     -    F    --     OUTPUT                 0    1    0    0  sel1
  80      -     -    F    --     OUTPUT                 0    1    0    0  sel2
  86      -     -    E    --     OUTPUT                 0    1    0    0  y0
  87      -     -    E    --     OUTPUT                 0    1    0    0  y1
  88      -     -    D    --     OUTPUT                 0    1    0    0  y2
  89      -     -    D    --     OUTPUT                 0    1    0    0  y3
  90      -     -    D    --     OUTPUT                 0    1    0    0  y4
  91      -     -    D    --     OUTPUT                 0    1    0    0  y5
  92      -     -    D    --     OUTPUT                 0    1    0    0  y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:            e:\juzhenjianpan\jizhenjianpanyima.rpt
jizhenjianpanyima

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    F    14       AND2                0    2    0    3  |CNT:28|LPM_ADD_SUB:22|addcore:adder|:51
   -      4     -    F    14       DFFE                0    3    1    9  |CNT:28|cn2 (|CNT:28|:5)
   -      5     -    F    14       DFFE                0    3    1    6  |CNT:28|cn1 (|CNT:28|:6)
   -      8     -    F    16       DFFE                0    1    1   10  |CNT:28|cn0 (|CNT:28|:7)
   -      7     -    F    14        OR2        !       0    2    0    5  |CNT:28|:15

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜精品影院在线观看| 亚洲男同性视频| 美腿丝袜亚洲三区| 日韩一级成人av| 国产在线播精品第三| 国产精品视频看| 91麻豆精品视频| 亚洲国产一区视频| 日韩欧美黄色影院| 东方aⅴ免费观看久久av| 亚洲乱码日产精品bd| 88在线观看91蜜桃国自产| 精品在线免费视频| 亚洲欧洲精品一区二区三区 | 亚洲精品乱码久久久久久黑人| 99久久免费视频.com| 亚洲国产视频一区二区| 亚洲精品在线免费播放| 91视频精品在这里| 日韩av一区二区三区四区| 久久久激情视频| 在线观看日韩毛片| 精品一区二区三区免费视频| 国产精品久久免费看| 欧美日韩一本到| 国产九色sp调教91| 亚欧色一区w666天堂| 久久嫩草精品久久久精品一| 欧美这里有精品| 国产一区二区三区日韩| 一区二区三区不卡在线观看| 欧美精品一区二区三区视频| 91精彩视频在线观看| 国产麻豆精品在线| 亚洲国产你懂的| 国产精品美女一区二区在线观看| 91精品福利在线一区二区三区| 波多野洁衣一区| 久久国产精品99久久人人澡| 一区二区国产视频| 国产欧美日韩亚州综合| 欧美一区二区三区四区高清| 色综合久久88色综合天天免费| 国产精品一区二区久激情瑜伽| 午夜精品福利一区二区三区av| 日本一区二区在线不卡| 日韩午夜激情免费电影| 在线精品视频免费播放| av中文字幕亚洲| 国产成人精品免费在线| 美女国产一区二区三区| 婷婷成人综合网| 一级特黄大欧美久久久| 中文字幕中文乱码欧美一区二区| 精品久久久久久亚洲综合网| 6080yy午夜一二三区久久| 色中色一区二区| 波多野结衣中文字幕一区| 国产精选一区二区三区| 美腿丝袜一区二区三区| 水野朝阳av一区二区三区| 亚洲最大色网站| 亚洲色图另类专区| 国产精品传媒在线| 国产精品日韩成人| 日本一区二区成人在线| 国产三级三级三级精品8ⅰ区| 欧美电视剧在线看免费| 日韩亚洲电影在线| 精品剧情在线观看| 欧美r级电影在线观看| 欧美α欧美αv大片| 精品少妇一区二区三区日产乱码| 精品日韩一区二区| 久久天天做天天爱综合色| 久久综合久色欧美综合狠狠| 久久久不卡网国产精品一区| 久久久久久9999| 国产精品伦一区| 中文字幕一区在线| 亚洲欧美aⅴ...| 亚洲精品成人天堂一二三| 一区二区三区四区在线免费观看| 一区二区视频免费在线观看| 亚洲永久精品大片| 五月婷婷激情综合| 另类小说欧美激情| 国产精品亚洲第一区在线暖暖韩国 | 日韩激情中文字幕| 美女性感视频久久| 国产永久精品大片wwwapp| 国产成a人亚洲精| 日本高清无吗v一区| 欧美日韩国产一级| 久久影院视频免费| 中文字幕佐山爱一区二区免费| 亚洲欧美国产高清| 热久久国产精品| 国产河南妇女毛片精品久久久| 成人美女视频在线看| 在线观看一区二区精品视频| 欧美一区二区三区免费在线看| 久久一日本道色综合| 亚洲欧洲精品成人久久奇米网| 亚洲一区二区三区在线| 久久99国产精品久久99果冻传媒| 国产精品 欧美精品| 日本韩国欧美一区二区三区| 日韩欧美123| 亚洲图片激情小说| 九色综合狠狠综合久久| av激情成人网| 欧美一区二区三区性视频| 欧美极品另类videosde| 婷婷国产v国产偷v亚洲高清| 国产一区欧美二区| 欧美午夜精品久久久久久超碰 | 欧美大黄免费观看| 国产精品黄色在线观看| 视频一区视频二区中文| 风流少妇一区二区| 欧美日韩国产成人在线免费| 欧美极品aⅴ影院| 青娱乐精品视频在线| av电影在线观看不卡| 精品日韩一区二区三区免费视频| 亚洲欧美日韩国产中文在线| 狠狠v欧美v日韩v亚洲ⅴ| 一本色道久久综合亚洲aⅴ蜜桃| 精品成人一区二区三区| 午夜久久电影网| av一区二区三区| 久久精品人人做人人爽人人| 天天综合色天天综合色h| 99视频精品免费视频| www国产亚洲精品久久麻豆| 香蕉久久一区二区不卡无毒影院| 不卡的av电影| 国产区在线观看成人精品 | 99精品久久99久久久久| 精品久久久久久久久久久久久久久久久 | 99精品视频在线观看免费| 欧美草草影院在线视频| 五月激情丁香一区二区三区| 一本到三区不卡视频| 国产精品欧美综合在线| 精品一区二区免费| 日韩一区二区三区高清免费看看| 亚洲女人的天堂| 成人h动漫精品| 国产欧美视频在线观看| 激情图区综合网| 日韩欧美在线1卡| 日本少妇一区二区| 欧美男男青年gay1069videost | 欧美成人精品3d动漫h| 日韩国产成人精品| 欧美日韩国产另类一区| 亚洲一区二区视频| 在线一区二区视频| 亚洲综合在线第一页| 97精品国产97久久久久久久久久久久| 国产欧美日韩另类视频免费观看| 国产精品一区二区果冻传媒| 久久亚洲一区二区三区明星换脸| 老司机一区二区| 精品久久久久久久久久久久久久久久久 | 成人午夜又粗又硬又大| 国产精品日日摸夜夜摸av| 不卡高清视频专区| 亚洲欧美日韩中文字幕一区二区三区| 成人sese在线| 亚洲激情中文1区| 欧美少妇性性性| 日韩va亚洲va欧美va久久| 欧美一卡2卡三卡4卡5免费| 日本美女一区二区| 精品国产91久久久久久久妲己| 国产一区不卡在线| 中文字幕 久热精品 视频在线| 99视频国产精品| 亚洲国产综合91精品麻豆| 日韩欧美在线综合网| 国产综合成人久久大片91| 久久久久久久久久久电影| 99久久精品国产导航| 午夜视频一区在线观看| 日韩免费视频线观看| 成人少妇影院yyyy| 亚洲愉拍自拍另类高清精品| 欧美大片一区二区| 国产成人综合网| 亚洲黄色av一区| 欧美一级日韩一级| 国产精品一二三四区| 亚洲精品写真福利| 日韩欧美中文字幕公布| 成人短视频下载| 视频一区欧美日韩| 国产精品久久久久一区二区三区共 |