亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? cnt.rpt

?? 本源碼用VHDL語言實現(xiàn)了用鍵盤控制米字管顯示十進制
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   e:\juzhenjianpan\cnt.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/03/2002 08:55:27

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt       EP1K10TC100-1    1      3      0    0         0  %    3        0  %

User Pins:                 1      3      0  



Project Information                                   e:\juzhenjianpan\cnt.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Project Information                                   e:\juzhenjianpan\cnt.rpt

** FILE HIERARCHY **



|lpm_add_sub:22|
|lpm_add_sub:22|addcore:adder|
|lpm_add_sub:22|altshift:result_ext_latency_ffs|
|lpm_add_sub:22|altshift:carry_ext_latency_ffs|
|lpm_add_sub:22|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                          e:\juzhenjianpan\cnt.rpt
cnt

***** Logic for device 'cnt' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
      sel1 |  7                                                    69 | RESERVED 
      sel0 |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
      sel2 | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V G c G G G R V R R R R R R  
                E E E E E E E E E C N C N l N N N E C E E E E E E  
                S S S S S S S S S C D C D k D D D S C S S S S S S  
                E E E E E E E E E I   _       _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                          e:\juzhenjianpan\cnt.rpt
cnt

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A14      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             3/60     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                   6/2304    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        3
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0   0   0   0   0   0      3/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0   0   0   0   0   0      3/0  



Device-Specific Information:                          e:\juzhenjianpan\cnt.rpt
cnt

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲二区视频在线| 国产精品福利电影一区二区三区四区| 自拍偷拍国产精品| jizzjizzjizz欧美| 成人欧美一区二区三区1314| 94-欧美-setu| 亚洲综合在线免费观看| 欧美日韩精品免费观看视频| 国产精品电影一区二区| 成人在线综合网| 亚洲日本丝袜连裤袜办公室| 91黄色免费版| 热久久免费视频| 久久婷婷国产综合精品青草| 成人国产免费视频| 一区二区三区四区在线播放| 国产精品福利一区| 色婷婷一区二区| 天堂精品中文字幕在线| 久久久久99精品一区| 成人黄动漫网站免费app| 一区二区三区免费网站| 日韩一级在线观看| 成人丝袜视频网| 亚洲成人午夜影院| 久久一区二区视频| 色婷婷av一区二区| 蜜桃91丨九色丨蝌蚪91桃色| 国产视频在线观看一区二区三区| 91视视频在线直接观看在线看网页在线看 | 午夜精品视频一区| 精品理论电影在线观看| a美女胸又www黄视频久久| 亚洲成人激情综合网| 精品国产亚洲一区二区三区在线观看| 成人深夜在线观看| 首页国产欧美日韩丝袜| 久久久精品免费网站| 色欧美乱欧美15图片| 久久爱www久久做| 中文字幕一区二区三区在线播放| 在线不卡一区二区| k8久久久一区二区三区| 青青草国产精品亚洲专区无| 中文字幕一区在线观看视频| 欧美一二三在线| 91在线观看下载| 国产在线视视频有精品| 亚洲福中文字幕伊人影院| 中文字幕久久午夜不卡| 91精品国产福利在线观看 | 尤物视频一区二区| 久久天天做天天爱综合色| 欧美日韩国产欧美日美国产精品| 成人午夜免费电影| 黑人巨大精品欧美黑白配亚洲| 一级日本不卡的影视| 中文字幕av在线一区二区三区| 91麻豆精品国产| 欧美性大战久久久久久久| 不卡一区中文字幕| 国产精品一区二区久久精品爱涩| 日韩精品免费专区| 亚洲午夜在线视频| 尤物av一区二区| 亚洲欧美综合色| 国产精品女主播在线观看| 精品国产电影一区二区| 4438成人网| 欧美日韩黄色一区二区| 欧美无砖专区一中文字| 91蝌蚪国产九色| 99综合电影在线视频| 国产精品88av| 国产精品123| 国产黑丝在线一区二区三区| 久久国产精品第一页| 美女在线观看视频一区二区| 午夜精品免费在线| 日韩精品一二区| 日韩主播视频在线| 视频精品一区二区| 日韩av中文字幕一区二区| 亚洲18影院在线观看| 午夜欧美2019年伦理| 午夜视频久久久久久| 日本sm残虐另类| 蜜桃久久久久久久| 久久成人免费电影| 国产一本一道久久香蕉| 国产成a人亚洲| 成人性生交大片免费看中文网站| 成人sese在线| 91美女在线观看| 欧美日韩精品一区视频| 日韩一区二区三区免费观看| 日韩三级视频在线观看| 精品sm在线观看| 中文在线一区二区| 亚洲欧洲制服丝袜| 亚洲成人av中文| 捆绑变态av一区二区三区| 国内成+人亚洲+欧美+综合在线| 国产精品一区二区三区乱码| 粉嫩av一区二区三区粉嫩| 99v久久综合狠狠综合久久| 色菇凉天天综合网| 日韩一区二区免费在线电影 | 日韩久久免费av| 久久一区二区三区四区| 国产精品久久久久久福利一牛影视| 国产精品护士白丝一区av| 亚洲一区精品在线| 麻豆精品久久精品色综合| 懂色av中文字幕一区二区三区 | 亚洲欧洲日韩女同| 亚洲成在线观看| 激情综合五月天| 97精品久久久久中文字幕| 欧美区视频在线观看| 国产日韩综合av| 亚洲高清免费观看高清完整版在线观看| 麻豆精品一区二区av白丝在线| 岛国精品在线观看| 中文字幕av不卡| 秋霞电影一区二区| 91网站最新网址| 日韩欧美国产一区在线观看| 国产精品乱码久久久久久| 天堂一区二区在线免费观看| 国产.欧美.日韩| 欧美一区二区日韩| 亚洲欧美一区二区不卡| 国内不卡的二区三区中文字幕| 91黄色免费看| 国产精品丝袜久久久久久app| 天天综合色天天综合| 北条麻妃一区二区三区| 欧美一区二区久久| 一区二区欧美国产| 成人动漫中文字幕| 精品国产乱码久久久久久久| 亚洲成人午夜电影| 91网页版在线| 中文久久乱码一区二区| 裸体一区二区三区| 欧美日韩日日骚| 亚洲色图视频免费播放| 国产剧情av麻豆香蕉精品| 91精品国产综合久久香蕉麻豆 | 日韩欧美亚洲国产精品字幕久久久| 一区免费观看视频| 成人小视频免费观看| 精品对白一区国产伦| 视频一区欧美精品| 欧美三级电影在线观看| 亚洲欧美偷拍卡通变态| 国产98色在线|日韩| 2023国产精品自拍| 卡一卡二国产精品 | 亚洲黄色性网站| 成人h版在线观看| 国产欧美日韩亚州综合 | 99麻豆久久久国产精品免费优播| 欧美成人午夜电影| 麻豆成人免费电影| 欧美一激情一区二区三区| 日韩国产精品91| 欧美日韩你懂的| 亚洲国产精品影院| 欧美三级视频在线播放| 亚洲成人av电影在线| 欧美专区亚洲专区| 亚洲高清一区二区三区| 亚洲男帅同性gay1069| 粉嫩av亚洲一区二区图片| 国产精品欧美久久久久无广告 | 日本一区二区高清| 福利电影一区二区三区| 欧美激情在线一区二区三区| 懂色av一区二区三区蜜臀| 国产精品伦一区二区三级视频| 国产精品亚洲人在线观看| 亚洲国产电影在线观看| 99精品欧美一区二区三区小说| 亚洲色图欧洲色图婷婷| 欧美亚一区二区| 日韩av中文字幕一区二区三区| 精品久久久久一区二区国产| 国产一区二区三区香蕉| 中文字幕一区日韩精品欧美| 91在线一区二区三区| 亚洲v日本v欧美v久久精品| 91精品国产黑色紧身裤美女| 国产一区二区免费看| 国产精品久久久久久久久图文区| 色拍拍在线精品视频8848| 日本不卡123| 亚洲国产精品99久久久久久久久| 成人国产精品免费观看视频|