亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_second.tan.qmsg

?? 關于VHDL寫的秒表程序
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" {  } { { "second.bdf" "" { Schematic "F:/FPGA_CHENGXU/second/second.bdf" { { -64 -136 32 -48 "clk" "" } } } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "48 " "Warning: Found 48 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~48 " "Info: Detected gated clock \"xian:inst6\|Mux0~48\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~48" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~47 " "Info: Detected gated clock \"xian:inst6\|Mux0~47\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~47" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~46 " "Info: Detected gated clock \"xian:inst6\|Mux0~46\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~46" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~45 " "Info: Detected gated clock \"xian:inst6\|Mux0~45\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~45" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~44 " "Info: Detected gated clock \"xian:inst6\|Mux0~44\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~44" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~59 " "Info: Detected gated clock \"xian:inst6\|Mux1~59\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~59" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~58 " "Info: Detected gated clock \"xian:inst6\|Mux1~58\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~58" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~57 " "Info: Detected gated clock \"xian:inst6\|Mux1~57\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~57" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~56 " "Info: Detected gated clock \"xian:inst6\|Mux1~56\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~56" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~55 " "Info: Detected gated clock \"xian:inst6\|Mux1~55\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~55" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~46 " "Info: Detected gated clock \"xian:inst6\|Mux2~46\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~46" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~45 " "Info: Detected gated clock \"xian:inst6\|Mux2~45\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~45" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~44 " "Info: Detected gated clock \"xian:inst6\|Mux2~44\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~44" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~43 " "Info: Detected gated clock \"xian:inst6\|Mux2~43\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~43" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~42 " "Info: Detected gated clock \"xian:inst6\|Mux2~42\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~42" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[1\] " "Info: Detected ripple clock \"xian:inst6\|d1\[1\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[2\] " "Info: Detected ripple clock \"xian:inst6\|d1\[2\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "fp2:inst12\|clk1 " "Info: Detected ripple clock \"fp2:inst12\|clk1\" as buffer" {  } { { "fp2.vhd" "" { Text "F:/FPGA_CHENGXU/second/fp2.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "fp2:inst12\|clk1" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[0\] " "Info: Detected ripple clock \"xian:inst6\|d1\[0\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[0\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[3\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[2\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[1\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[2\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[3\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[1\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[3\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[3\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[1\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[1\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[2\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[2\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[2\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[2\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[3\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[3\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[1\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[1\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[3\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[3\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[2\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[2\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[1\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[1\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[1\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[1\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[3\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[3\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[2\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[2\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[2\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[3\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[1\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[2\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[3\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[1\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|co " "Info: Detected ripple clock \"cnt_10:inst1\|co\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "fenpin:inst\|clk1 " "Info: Detected ripple clock \"fenpin:inst\|clk1\" as buffer" {  } { { "fenpin.vhd" "" { Text "F:/FPGA_CHENGXU/second/fenpin.vhd" 20 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "fenpin:inst\|clk1" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|co " "Info: Detected ripple clock \"cnt_60:inst4\|co\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|co " "Info: Detected ripple clock \"cnt_10:inst2\|co\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|co " "Info: Detected ripple clock \"cnt_60:inst3\|co\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日韩欧美亚洲| 精品国产sm最大网站免费看| 成人性生交大合| 欧美日韩在线播放三区| 国产日韩欧美高清在线| 五月婷婷色综合| 成人国产精品免费网站| 欧美一区二区黄| 一区二区三区欧美| 丁香啪啪综合成人亚洲小说| 欧美一区二区女人| 亚洲精品成人少妇| 成人av片在线观看| 久久久久久一级片| 日韩国产精品大片| 欧美伊人久久久久久久久影院| 国产精品全国免费观看高清| 久久99久久精品欧美| 884aa四虎影成人精品一区| 亚洲日穴在线视频| 99久久久精品| 亚洲国产精品黑人久久久| 久久精品国产成人一区二区三区 | 中文字幕欧美一| 国内精品免费**视频| 欧美一区二区国产| 日本午夜一区二区| 欧美一区二区成人| 日本午夜一本久久久综合| 欧美精品第1页| 首页国产欧美久久| 在线不卡欧美精品一区二区三区| 亚洲综合在线第一页| 在线观看欧美日本| 亚洲一区二区三区免费视频| 在线观看中文字幕不卡| 亚洲成人免费在线观看| 欧美日韩一级二级| 日本视频在线一区| 欧美videofree性高清杂交| 麻豆91精品视频| 欧美不卡激情三级在线观看| 国产一区不卡视频| 国产亚洲精品7777| 99国产欧美另类久久久精品| 亚洲色图.com| 欧美精品在线视频| 奇米在线7777在线精品| 精品国产乱码久久久久久图片| 精品一区二区精品| 国产精品欧美一区喷水| 色综合色狠狠综合色| 亚洲最色的网站| 日韩一区二区视频| 国产精品综合二区| 亚洲激情自拍视频| 欧美一二三区在线| 成人综合在线视频| 亚洲综合激情另类小说区| 欧美一区二区女人| 成人av在线电影| 亚洲亚洲精品在线观看| 欧美一级电影网站| 91美女在线视频| 日本伊人午夜精品| 国产精品国产三级国产| 欧美私人免费视频| 激情欧美日韩一区二区| 综合中文字幕亚洲| 日韩精品在线一区二区| 99精品国产一区二区三区不卡| 午夜视频在线观看一区二区| 精品乱人伦小说| 色综合色狠狠综合色| 黑人巨大精品欧美黑白配亚洲| 中文字幕一区二区视频| 欧美成人综合网站| 色欧美乱欧美15图片| 国产在线精品不卡| 亚洲第一成人在线| 国产精品热久久久久夜色精品三区 | 99精品视频在线免费观看| 亚洲gay无套男同| 国产精品日产欧美久久久久| 日韩欧美三级在线| 日本韩国欧美在线| 豆国产96在线|亚洲| 免费日韩伦理电影| 亚洲愉拍自拍另类高清精品| 国产欧美中文在线| 日韩午夜激情电影| 欧美精品乱人伦久久久久久| jizzjizzjizz欧美| 国产一区二区三区av电影| 亚洲成人免费在线| 亚洲综合视频在线| ...中文天堂在线一区| 久久综合九色综合欧美98| 欧美日韩视频第一区| 一本色道久久加勒比精品| 国产91丝袜在线18| 久久国产综合精品| 日韩vs国产vs欧美| 香蕉影视欧美成人| 亚洲一区二区三区小说| 亚洲最大的成人av| 亚洲你懂的在线视频| 成人免费一区二区三区在线观看| 精品福利av导航| 精品免费日韩av| eeuss鲁一区二区三区| 久久久久国产免费免费| 6080日韩午夜伦伦午夜伦| 色综合久久99| 色视频一区二区| 色综合色狠狠天天综合色| bt欧美亚洲午夜电影天堂| 成人免费毛片嘿嘿连载视频| 国产成人亚洲综合a∨猫咪| 国产精品一区二区久激情瑜伽| 久久精品国产99国产精品| 麻豆精品在线播放| 久久电影国产免费久久电影| 裸体一区二区三区| 激情综合色播激情啊| 国产精品小仙女| 不卡大黄网站免费看| 97久久精品人人爽人人爽蜜臀| av电影天堂一区二区在线| 9色porny自拍视频一区二区| av综合在线播放| 色综合天天综合色综合av| 欧美在线高清视频| 欧美一卡在线观看| 久久综合色一综合色88| 日韩高清在线一区| 狠狠色丁香久久婷婷综| 久久成人免费网| 国产最新精品精品你懂的| 国产激情一区二区三区| 91在线视频官网| 欧美日韩一区二区三区四区五区 | 欧美最猛黑人xxxxx猛交| 在线观看成人小视频| 欧美一区二区三区在线电影| 久久综合久久鬼色| 日韩伦理av电影| 婷婷开心久久网| 国产剧情一区二区三区| 91麻豆精品秘密| 欧美一区二区三区小说| 国产亚洲欧美在线| 一区二区三区精品视频在线| 久久国产精品99久久久久久老狼| 处破女av一区二区| 91麻豆精品国产91| 中文字幕一区二区视频| 日本女优在线视频一区二区| 国产xxx精品视频大全| 91精品一区二区三区久久久久久| 久久久亚洲精华液精华液精华液| 国产精品久久久久久久久免费桃花| 亚洲成国产人片在线观看| 国产最新精品精品你懂的| 欧美日韩在线精品一区二区三区激情 | 亚洲精品在线电影| 一区二区国产盗摄色噜噜| 国产综合色产在线精品| 色系网站成人免费| 久久久久久一二三区| 午夜精品久久久久久久| 91亚洲精品乱码久久久久久蜜桃| 欧美一卡二卡在线观看| 亚洲视频一区二区在线观看| 日本最新不卡在线| 欧美中文字幕久久| 中文字幕欧美一| 粉嫩嫩av羞羞动漫久久久| 欧美一区二区三区四区在线观看| 亚洲欧美区自拍先锋| 国产精品一区2区| 欧美一级高清片| 亚洲1区2区3区4区| 在线亚洲免费视频| 欧美激情在线免费观看| 国产米奇在线777精品观看| 欧美高清www午色夜在线视频| 亚洲男人的天堂在线观看| 国产成人午夜视频| 亚洲精品一区二区三区精华液| 亚洲成人一区二区| 色综合天天综合网天天狠天天| 久久久精品日韩欧美| 精品无人码麻豆乱码1区2区 | 色哟哟在线观看一区二区三区| 亚洲国产激情av| 成人avav影音| 久久五月婷婷丁香社区| 国产原创一区二区| 国产人成一区二区三区影院|