亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_second.tan.qmsg

?? 關于VHDL寫的秒表程序
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register cnt_12:inst5\|QL\[0\] register xian:inst6\|data1\[3\] 58.55 MHz 17.078 ns Internal " "Info: Clock \"clk\" has Internal fmax of 58.55 MHz between source register \"cnt_12:inst5\|QL\[0\]\" and destination register \"xian:inst6\|data1\[3\]\" (period= 17.078 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.492 ns + Longest register register " "Info: + Longest register to register delay is 4.492 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns cnt_12:inst5\|QL\[0\] 1 REG LC_X19_Y11_N0 6 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X19_Y11_N0; Fanout = 6; REG Node = 'cnt_12:inst5\|QL\[0\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "" { cnt_12:inst5|QL[0] } "NODE_NAME" } } { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.254 ns) + CELL(0.114 ns) 1.368 ns xian:inst6\|Mux3~61 2 COMB LC_X19_Y12_N6 1 " "Info: 2: + IC(1.254 ns) + CELL(0.114 ns) = 1.368 ns; Loc. = LC_X19_Y12_N6; Fanout = 1; COMB Node = 'xian:inst6\|Mux3~61'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.368 ns" { cnt_12:inst5|QL[0] xian:inst6|Mux3~61 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.425 ns) + CELL(0.114 ns) 1.907 ns xian:inst6\|Mux3~62 3 COMB LC_X19_Y12_N0 1 " "Info: 3: + IC(0.425 ns) + CELL(0.114 ns) = 1.907 ns; Loc. = LC_X19_Y12_N0; Fanout = 1; COMB Node = 'xian:inst6\|Mux3~62'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.539 ns" { xian:inst6|Mux3~61 xian:inst6|Mux3~62 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.434 ns) + CELL(0.114 ns) 2.455 ns xian:inst6\|Mux3~65 4 COMB LC_X19_Y12_N5 7 " "Info: 4: + IC(0.434 ns) + CELL(0.114 ns) = 2.455 ns; Loc. = LC_X19_Y12_N5; Fanout = 7; COMB Node = 'xian:inst6\|Mux3~65'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.548 ns" { xian:inst6|Mux3~62 xian:inst6|Mux3~65 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.211 ns) + CELL(0.292 ns) 3.958 ns xian:inst6\|Mux17~52 5 COMB LC_X18_Y12_N0 1 " "Info: 5: + IC(1.211 ns) + CELL(0.292 ns) = 3.958 ns; Loc. = LC_X18_Y12_N0; Fanout = 1; COMB Node = 'xian:inst6\|Mux17~52'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.503 ns" { xian:inst6|Mux3~65 xian:inst6|Mux17~52 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.420 ns) + CELL(0.114 ns) 4.492 ns xian:inst6\|data1\[3\] 6 REG LC_X18_Y12_N4 1 " "Info: 6: + IC(0.420 ns) + CELL(0.114 ns) = 4.492 ns; Loc. = LC_X18_Y12_N4; Fanout = 1; REG Node = 'xian:inst6\|data1\[3\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.534 ns" { xian:inst6|Mux17~52 xian:inst6|data1[3] } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.748 ns ( 16.65 % ) " "Info: Total cell delay = 0.748 ns ( 16.65 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.744 ns ( 83.35 % ) " "Info: Total interconnect delay = 3.744 ns ( 83.35 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "4.492 ns" { cnt_12:inst5|QL[0] xian:inst6|Mux3~61 xian:inst6|Mux3~62 xian:inst6|Mux3~65 xian:inst6|Mux17~52 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "4.492 ns" { cnt_12:inst5|QL[0] {} xian:inst6|Mux3~61 {} xian:inst6|Mux3~62 {} xian:inst6|Mux3~65 {} xian:inst6|Mux17~52 {} xian:inst6|data1[3] {} } { 0.000ns 1.254ns 0.425ns 0.434ns 1.211ns 0.420ns } { 0.000ns 0.114ns 0.114ns 0.114ns 0.292ns 0.114ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-1.995 ns - Smallest " "Info: - Smallest clock skew is -1.995 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 28.637 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 28.637 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_93 37 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_93; Fanout = 37; CLK Node = 'clk'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "second.bdf" "" { Schematic "F:/FPGA_CHENGXU/second/second.bdf" { { -64 -136 32 -48 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.602 ns) + CELL(0.935 ns) 3.006 ns fenpin:inst\|clk1 2 REG LC_X23_Y8_N6 5 " "Info: 2: + IC(0.602 ns) + CELL(0.935 ns) = 3.006 ns; Loc. = LC_X23_Y8_N6; Fanout = 5; REG Node = 'fenpin:inst\|clk1'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.537 ns" { clk fenpin:inst|clk1 } "NODE_NAME" } } { "fenpin.vhd" "" { Text "F:/FPGA_CHENGXU/second/fenpin.vhd" 20 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.478 ns) + CELL(0.935 ns) 8.419 ns cnt_10:inst1\|co 3 REG LC_X19_Y10_N0 6 " "Info: 3: + IC(4.478 ns) + CELL(0.935 ns) = 8.419 ns; Loc. = LC_X19_Y10_N0; Fanout = 6; REG Node = 'cnt_10:inst1\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.413 ns" { fenpin:inst|clk1 cnt_10:inst1|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.768 ns) + CELL(0.935 ns) 14.122 ns cnt_10:inst2\|co 4 REG LC_X15_Y6_N9 10 " "Info: 4: + IC(4.768 ns) + CELL(0.935 ns) = 14.122 ns; Loc. = LC_X15_Y6_N9; Fanout = 10; REG Node = 'cnt_10:inst2\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.703 ns" { cnt_10:inst1|co cnt_10:inst2|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.348 ns) + CELL(0.935 ns) 19.405 ns cnt_60:inst3\|QH\[3\] 5 REG LC_X20_Y11_N7 3 " "Info: 5: + IC(4.348 ns) + CELL(0.935 ns) = 19.405 ns; Loc. = LC_X20_Y11_N7; Fanout = 3; REG Node = 'cnt_60:inst3\|QH\[3\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.283 ns" { cnt_10:inst2|co cnt_60:inst3|QH[3] } "NODE_NAME" } } { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.378 ns) 19.783 ns xian:inst6\|Mux0~47 6 COMB LC_X20_Y11_N7 1 " "Info: 6: + IC(0.000 ns) + CELL(0.378 ns) = 19.783 ns; Loc. = LC_X20_Y11_N7; Fanout = 1; COMB Node = 'xian:inst6\|Mux0~47'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.378 ns" { cnt_60:inst3|QH[3] xian:inst6|Mux0~47 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.150 ns) + CELL(0.442 ns) 21.375 ns xian:inst6\|Mux0~48 7 COMB LC_X19_Y12_N9 5 " "Info: 7: + IC(1.150 ns) + CELL(0.442 ns) = 21.375 ns; Loc. = LC_X19_Y12_N9; Fanout = 5; COMB Node = 'xian:inst6\|Mux0~48'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.592 ns" { xian:inst6|Mux0~47 xian:inst6|Mux0~48 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.707 ns) + CELL(0.114 ns) 22.196 ns xian:inst6\|Mux22~55 8 COMB LC_X20_Y12_N2 7 " "Info: 8: + IC(0.707 ns) + CELL(0.114 ns) = 22.196 ns; Loc. = LC_X20_Y12_N2; Fanout = 7; COMB Node = 'xian:inst6\|Mux22~55'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.821 ns" { xian:inst6|Mux0~48 xian:inst6|Mux22~55 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(6.149 ns) + CELL(0.292 ns) 28.637 ns xian:inst6\|data1\[3\] 9 REG LC_X18_Y12_N4 1 " "Info: 9: + IC(6.149 ns) + CELL(0.292 ns) = 28.637 ns; Loc. = LC_X18_Y12_N4; Fanout = 1; REG Node = 'xian:inst6\|data1\[3\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "6.441 ns" { xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "6.435 ns ( 22.47 % ) " "Info: Total cell delay = 6.435 ns ( 22.47 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "22.202 ns ( 77.53 % ) " "Info: Total interconnect delay = 22.202 ns ( 77.53 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "28.637 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|QH[3] xian:inst6|Mux0~47 xian:inst6|Mux0~48 xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "28.637 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|QH[3] {} xian:inst6|Mux0~47 {} xian:inst6|Mux0~48 {} xian:inst6|Mux22~55 {} xian:inst6|data1[3] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 0.000ns 1.150ns 0.707ns 6.149ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.378ns 0.442ns 0.114ns 0.292ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 30.632 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 30.632 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_93 37 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_93; Fanout = 37; CLK Node = 'clk'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "second.bdf" "" { Schematic "F:/FPGA_CHENGXU/second/second.bdf" { { -64 -136 32 -48 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.602 ns) + CELL(0.935 ns) 3.006 ns fenpin:inst\|clk1 2 REG LC_X23_Y8_N6 5 " "Info: 2: + IC(0.602 ns) + CELL(0.935 ns) = 3.006 ns; Loc. = LC_X23_Y8_N6; Fanout = 5; REG Node = 'fenpin:inst\|clk1'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.537 ns" { clk fenpin:inst|clk1 } "NODE_NAME" } } { "fenpin.vhd" "" { Text "F:/FPGA_CHENGXU/second/fenpin.vhd" 20 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.478 ns) + CELL(0.935 ns) 8.419 ns cnt_10:inst1\|co 3 REG LC_X19_Y10_N0 6 " "Info: 3: + IC(4.478 ns) + CELL(0.935 ns) = 8.419 ns; Loc. = LC_X19_Y10_N0; Fanout = 6; REG Node = 'cnt_10:inst1\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.413 ns" { fenpin:inst|clk1 cnt_10:inst1|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.768 ns) + CELL(0.935 ns) 14.122 ns cnt_10:inst2\|co 4 REG LC_X15_Y6_N9 10 " "Info: 4: + IC(4.768 ns) + CELL(0.935 ns) = 14.122 ns; Loc. = LC_X15_Y6_N9; Fanout = 10; REG Node = 'cnt_10:inst2\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.703 ns" { cnt_10:inst1|co cnt_10:inst2|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.348 ns) + CELL(0.935 ns) 19.405 ns cnt_60:inst3\|co 5 REG LC_X15_Y6_N2 10 " "Info: 5: + IC(4.348 ns) + CELL(0.935 ns) = 19.405 ns; Loc. = LC_X15_Y6_N2; Fanout = 10; REG Node = 'cnt_60:inst3\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.283 ns" { cnt_10:inst2|co cnt_60:inst3|co } "NODE_NAME" } } { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.338 ns) + CELL(0.935 ns) 24.678 ns cnt_60:inst4\|co 6 REG LC_X18_Y11_N9 9 " "Info: 6: + IC(4.338 ns) + CELL(0.935 ns) = 24.678 ns; Loc. = LC_X18_Y11_N9; Fanout = 9; REG Node = 'cnt_60:inst4\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.273 ns" { cnt_60:inst3|co cnt_60:inst4|co } "NODE_NAME" } } { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(5.243 ns) + CELL(0.711 ns) 30.632 ns cnt_12:inst5\|QL\[0\] 7 REG LC_X19_Y11_N0 6 " "Info: 7: + IC(5.243 ns) + CELL(0.711 ns) = 30.632 ns; Loc. = LC_X19_Y11_N0; Fanout = 6; REG Node = 'cnt_12:inst5\|QL\[0\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.954 ns" { cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "6.855 ns ( 22.38 % ) " "Info: Total cell delay = 6.855 ns ( 22.38 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "23.777 ns ( 77.62 % ) " "Info: Total interconnect delay = 23.777 ns ( 77.62 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "30.632 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|co cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "30.632 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|co {} cnt_60:inst4|co {} cnt_12:inst5|QL[0] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 4.338ns 5.243ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.935ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "28.637 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|QH[3] xian:inst6|Mux0~47 xian:inst6|Mux0~48 xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "28.637 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|QH[3] {} xian:inst6|Mux0~47 {} xian:inst6|Mux0~48 {} xian:inst6|Mux22~55 {} xian:inst6|data1[3] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 0.000ns 1.150ns 0.707ns 6.149ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.378ns 0.442ns 0.114ns 0.292ns } "" } } { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "30.632 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|co cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "30.632 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|co {} cnt_60:inst4|co {} cnt_12:inst5|QL[0] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 4.338ns 5.243ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.935ns 0.711ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "1.828 ns + " "Info: + Micro setup delay of destination is 1.828 ns" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "4.492 ns" { cnt_12:inst5|QL[0] xian:inst6|Mux3~61 xian:inst6|Mux3~62 xian:inst6|Mux3~65 xian:inst6|Mux17~52 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "4.492 ns" { cnt_12:inst5|QL[0] {} xian:inst6|Mux3~61 {} xian:inst6|Mux3~62 {} xian:inst6|Mux3~65 {} xian:inst6|Mux17~52 {} xian:inst6|data1[3] {} } { 0.000ns 1.254ns 0.425ns 0.434ns 1.211ns 0.420ns } { 0.000ns 0.114ns 0.114ns 0.114ns 0.292ns 0.114ns } "" } } { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "28.637 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|QH[3] xian:inst6|Mux0~47 xian:inst6|Mux0~48 xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "28.637 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|QH[3] {} xian:inst6|Mux0~47 {} xian:inst6|Mux0~48 {} xian:inst6|Mux22~55 {} xian:inst6|data1[3] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 0.000ns 1.150ns 0.707ns 6.149ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.378ns 0.442ns 0.114ns 0.292ns } "" } } { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "30.632 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|co cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "30.632 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|co {} cnt_60:inst4|co {} cnt_12:inst5|QL[0] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 4.338ns 5.243ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.935ns 0.711ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk 201 " "Warning: Circuit may not operate. Detected 201 non-operational path(s) clocked by clock \"clk\" with clock skew larger than data delay. See Compilation Report for details." {  } {  } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock \"%1!s!\" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区二区福利视频| 91精品福利在线| 99热在这里有精品免费| 欧美日韩一区二区三区四区五区| 9191久久久久久久久久久| 日本一区二区三区电影| 日韩精品免费专区| 99久久综合精品| 精品捆绑美女sm三区| 亚洲一区二区综合| 丁香五精品蜜臀久久久久99网站| 欧美一区二区三区系列电影| 亚洲卡通动漫在线| www.久久精品| 国产天堂亚洲国产碰碰| 久久精品国产精品亚洲精品| 色av成人天堂桃色av| 国产精品日韩精品欧美在线| 国产一区免费电影| 日韩欧美二区三区| 奇米色一区二区| 欧美理论在线播放| 午夜精品福利视频网站| 日本高清免费不卡视频| 综合中文字幕亚洲| av一区二区三区| 中文字幕一区二区三区在线播放| 国产精品自拍av| 久久久亚洲午夜电影| 久久国产尿小便嘘嘘尿| 日韩欧美一级特黄在线播放| 日韩精品一级二级| 91精品午夜视频| 日韩国产欧美在线视频| 欧美精品一卡二卡| 午夜久久福利影院| 91麻豆精品91久久久久久清纯| 亚洲成va人在线观看| 欧美日韩国产三级| 日韩电影免费一区| 日韩欧美一区二区三区在线| 国模套图日韩精品一区二区| 精品第一国产综合精品aⅴ| 激情图区综合网| 欧美国产国产综合| av一本久道久久综合久久鬼色| 亚洲欧洲韩国日本视频| 91极品视觉盛宴| 亚洲1区2区3区视频| 精品少妇一区二区三区在线视频| 免费观看在线综合| 久久久久9999亚洲精品| av午夜精品一区二区三区| 一区二区在线免费| 欧美日韩黄色一区二区| 开心九九激情九九欧美日韩精美视频电影 | 亚洲国产另类av| 欧美成人一区二区三区在线观看| 日本在线观看不卡视频| 26uuu精品一区二区在线观看| 国产69精品久久久久777| 亚洲欧美日韩久久| 日韩亚洲欧美成人一区| 国产91精品久久久久久久网曝门 | 精品日韩一区二区三区| 国产一区二三区| 一区二区三区国产精华| 欧美一级国产精品| 99国产精品久久久久久久久久| 亚洲第一搞黄网站| 久久亚洲一级片| 色婷婷精品大在线视频 | 天天色图综合网| 久久久精品蜜桃| 欧美性三三影院| 成人少妇影院yyyy| 日产国产欧美视频一区精品| 国产精品久久免费看| 欧美人动与zoxxxx乱| 成人动漫一区二区三区| 免费在线观看日韩欧美| 国产精品久久久一本精品| 91精品国产丝袜白色高跟鞋| gogogo免费视频观看亚洲一| 日本在线不卡视频| 一区二区在线免费观看| 国产精品素人视频| 日韩一级完整毛片| 欧美日韩一区 二区 三区 久久精品| 国产精品88av| 看电视剧不卡顿的网站| 性感美女久久精品| 亚洲欧洲日韩综合一区二区| 欧美精品一区二区三区蜜臀| 欧美高清视频www夜色资源网| 91在线无精精品入口| 国产美女娇喘av呻吟久久| 丝袜诱惑制服诱惑色一区在线观看| 国产精品人人做人人爽人人添| 欧美成人精品福利| 欧美一区二区三区啪啪| 色88888久久久久久影院按摩| 国产一区二区三区免费播放| 另类的小说在线视频另类成人小视频在线 | 成人欧美一区二区三区白人| 精品国产伦一区二区三区观看方式| 欧美体内she精高潮| 色视频成人在线观看免| av福利精品导航| 国产ts人妖一区二区| 国产高清不卡一区二区| 国产一区二区不卡在线| 韩国成人福利片在线播放| 久久91精品久久久久久秒播| 美脚の诱脚舐め脚责91| 日韩av一区二区在线影视| 五月综合激情网| 日韩电影在线免费| 麻豆国产精品官网| 国内精品久久久久影院薰衣草| 韩国毛片一区二区三区| 国产麻豆91精品| 精品视频全国免费看| 欧美另类一区二区三区| 日韩欧美一区在线| 久久综合久久综合亚洲| 国产情人综合久久777777| 中文字幕不卡的av| 亚洲三级在线免费观看| 亚洲黄色免费网站| 石原莉奈在线亚洲三区| 精品在线免费视频| 粉嫩av亚洲一区二区图片| bt7086福利一区国产| 日本韩国欧美一区二区三区| 欧美精品黑人性xxxx| 精品美女一区二区三区| 欧美国产成人在线| 亚洲v中文字幕| 精品午夜久久福利影院 | 国产精品久久久久久福利一牛影视| 国产精品人人做人人爽人人添| 一区二区三区在线视频免费| 日韩av中文在线观看| 国产91在线观看丝袜| 在线一区二区视频| 欧美成人官网二区| 国产精品人妖ts系列视频 | 亚洲天堂精品在线观看| 亚洲二区在线视频| 另类人妖一区二区av| 一本大道久久精品懂色aⅴ| 制服丝袜亚洲色图| 国产精品无码永久免费888| 亚洲一区二区黄色| 国产麻豆精品视频| 欧美日韩卡一卡二| 欧美激情一区在线| 亚洲在线免费播放| 国产精品自拍三区| 91精品国产综合久久久久久漫画| 国产女主播在线一区二区| 五月开心婷婷久久| 成人毛片视频在线观看| 在线播放视频一区| 成人欧美一区二区三区1314| 精品无码三级在线观看视频| 欧美午夜片在线看| 1区2区3区国产精品| 国产在线视频一区二区三区| 欧美日韩一卡二卡| 《视频一区视频二区| 麻豆91小视频| 欧美在线免费观看视频| 国产精品素人视频| 国模少妇一区二区三区| 日韩一区二区中文字幕| 亚洲国产一区二区三区| 99久久精品国产导航| 久久色中文字幕| 日韩av在线免费观看不卡| 欧美色偷偷大香| 亚洲精品国产高清久久伦理二区| 国产一区 二区 三区一级| 欧美一级专区免费大片| 亚洲国产精品精华液网站| 99精品欧美一区二区三区小说 | 91在线观看美女| 国产精品福利影院| 国产福利精品导航| 久久久亚洲精品石原莉奈| 久久精品国产网站| 欧美电影免费观看高清完整版在线 | 亚洲精品中文在线观看| 成人一区在线观看| 国产亚洲一区二区三区在线观看| 久久99精品国产麻豆婷婷| 日韩写真欧美这视频| 免费人成在线不卡| 欧美一二三四在线|