亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? second.tan.qmsg

?? 關于VHDL寫的秒表程序
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" {  } { { "second.bdf" "" { Schematic "F:/FPGA_CHENGXU/second/second.bdf" { { -64 -136 32 -48 "clk" "" } } } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "48 " "Warning: Found 48 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~48 " "Info: Detected gated clock \"xian:inst6\|Mux0~48\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~48" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~47 " "Info: Detected gated clock \"xian:inst6\|Mux0~47\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~47" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~46 " "Info: Detected gated clock \"xian:inst6\|Mux0~46\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~46" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~45 " "Info: Detected gated clock \"xian:inst6\|Mux0~45\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~45" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux0~44 " "Info: Detected gated clock \"xian:inst6\|Mux0~44\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux0~44" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~59 " "Info: Detected gated clock \"xian:inst6\|Mux1~59\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~59" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~58 " "Info: Detected gated clock \"xian:inst6\|Mux1~58\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~58" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~57 " "Info: Detected gated clock \"xian:inst6\|Mux1~57\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~57" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~56 " "Info: Detected gated clock \"xian:inst6\|Mux1~56\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~56" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux1~55 " "Info: Detected gated clock \"xian:inst6\|Mux1~55\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux1~55" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~46 " "Info: Detected gated clock \"xian:inst6\|Mux2~46\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~46" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~45 " "Info: Detected gated clock \"xian:inst6\|Mux2~45\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~45" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~44 " "Info: Detected gated clock \"xian:inst6\|Mux2~44\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~44" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~43 " "Info: Detected gated clock \"xian:inst6\|Mux2~43\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~43" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "xian:inst6\|Mux2~42 " "Info: Detected gated clock \"xian:inst6\|Mux2~42\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|Mux2~42" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[1\] " "Info: Detected ripple clock \"xian:inst6\|d1\[1\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[2\] " "Info: Detected ripple clock \"xian:inst6\|d1\[2\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "fp2:inst12\|clk1 " "Info: Detected ripple clock \"fp2:inst12\|clk1\" as buffer" {  } { { "fp2.vhd" "" { Text "F:/FPGA_CHENGXU/second/fp2.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "fp2:inst12\|clk1" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "xian:inst6\|d1\[0\] " "Info: Detected ripple clock \"xian:inst6\|d1\[0\]\" as buffer" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 74 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "xian:inst6\|d1\[0\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[3\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[2\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QH\[1\] " "Info: Detected ripple clock \"cnt_60:inst4\|QH\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[2\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[3\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QH\[1\] " "Info: Detected ripple clock \"cnt_60:inst3\|QH\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[3\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[3\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[1\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[1\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QH\[2\] " "Info: Detected ripple clock \"cnt_12:inst5\|QH\[2\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QH\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[2\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[2\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[3\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[3\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_12:inst5\|QL\[1\] " "Info: Detected ripple clock \"cnt_12:inst5\|QL\[1\]\" as buffer" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_12:inst5\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[3\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[3\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[2\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[2\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|Q\[1\] " "Info: Detected ripple clock \"cnt_10:inst1\|Q\[1\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|Q\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[1\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[1\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[3\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[3\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|Q\[2\] " "Info: Detected ripple clock \"cnt_10:inst2\|Q\[2\]\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|Q\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[2\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[3\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|QL\[1\] " "Info: Detected ripple clock \"cnt_60:inst3\|QL\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[2\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[2\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[3\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[3\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|QL\[1\] " "Info: Detected ripple clock \"cnt_60:inst4\|QL\[1\]\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|QL\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst1\|co " "Info: Detected ripple clock \"cnt_10:inst1\|co\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst1\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "fenpin:inst\|clk1 " "Info: Detected ripple clock \"fenpin:inst\|clk1\" as buffer" {  } { { "fenpin.vhd" "" { Text "F:/FPGA_CHENGXU/second/fenpin.vhd" 20 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "fenpin:inst\|clk1" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst4\|co " "Info: Detected ripple clock \"cnt_60:inst4\|co\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst4\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_10:inst2\|co " "Info: Detected ripple clock \"cnt_10:inst2\|co\" as buffer" {  } { { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_10:inst2\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "cnt_60:inst3\|co " "Info: Detected ripple clock \"cnt_60:inst3\|co\" as buffer" {  } { { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } } { "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/work/quartusii7.2/quartus/bin/Assignment Editor.qase" 1 { { 0 "cnt_60:inst3\|co" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲丶国产丶欧美一区二区三区| 亚洲一区二区三区影院| 欧美中文字幕一二三区视频| 岛国精品一区二区| 风间由美性色一区二区三区| 国产高清在线精品| 香蕉加勒比综合久久| 中文字幕第一页久久| 久久精品一区二区三区四区| 久久美女艺术照精彩视频福利播放| 色一区在线观看| 国产精品18久久久久久久网站| 天天射综合影视| 日日摸夜夜添夜夜添亚洲女人| 欧美国产精品久久| 国产精品久久久久久久久免费樱桃| 制服丝袜亚洲精品中文字幕| 欧美一区二区三区小说| 在线观看国产日韩| 欧美精品少妇一区二区三区 | 91麻豆视频网站| 91在线国产福利| 欧美亚洲综合另类| 欧美一区二区在线免费观看| 色婷婷综合久久久| 欧美日韩国产综合视频在线观看| 91在线观看免费视频| 在线免费不卡视频| 日韩欧美激情在线| 亚洲国产精品成人综合 | 久久综合色天天久久综合图片| 欧美日本国产视频| 精品久久久久99| 国产精品午夜春色av| 一区二区三区加勒比av| 成人免费在线观看入口| 亚洲一区二区在线视频| 亚洲激情图片一区| 亚洲激情av在线| 麻豆freexxxx性91精品| 成人午夜电影小说| 欧美欧美欧美欧美首页| 国产日韩欧美一区二区三区综合| 精品剧情v国产在线观看在线| 欧美日韩精品一区二区三区| 91官网在线观看| 欧美成人高清电影在线| 日韩情涩欧美日韩视频| 欧美高清在线一区二区| 亚洲午夜羞羞片| 国产精品一区二区免费不卡| 91精品福利视频| 亚洲精品在线三区| 亚洲在线视频免费观看| 国产精品18久久久久久久久| 精品视频在线免费观看| 欧美日本高清视频在线观看| 337p亚洲精品色噜噜狠狠| 中文字幕亚洲在| 亚洲在线免费播放| 成人网在线播放| 欧美高清激情brazzers| 日本一区二区三区视频视频| 日韩电影在线一区| 色呦呦网站一区| 国产午夜精品理论片a级大结局| 国产精品欧美精品| 久久er99热精品一区二区| 欧美性猛交xxxxxx富婆| 亚洲国产精品精华液ab| 寂寞少妇一区二区三区| 欧美日本一区二区在线观看| 中文字幕一区二区三区不卡| 国产资源精品在线观看| 88在线观看91蜜桃国自产| 一区二区三区 在线观看视频| 日韩精品视频网| 欧美在线观看视频在线| 亚洲欧洲日产国码二区| 丁香激情综合五月| 久久久av毛片精品| 久久99这里只有精品| 91精品一区二区三区久久久久久 | 久久伊人中文字幕| 午夜久久久久久久久| 一本一道综合狠狠老| 国产精品区一区二区三| 天天操天天干天天综合网| 色综合天天综合网国产成人综合天 | 黑人巨大精品欧美一区| 91玉足脚交白嫩脚丫在线播放| 欧美高清你懂得| 亚洲mv大片欧洲mv大片精品| 欧美亚洲尤物久久| 一区二区三区在线播| 色综合久久六月婷婷中文字幕| 制服.丝袜.亚洲.中文.综合| 亚洲国产婷婷综合在线精品| 91麻豆福利精品推荐| 亚洲天堂网中文字| 91亚洲精华国产精华精华液| 亚洲欧洲美洲综合色网| aaa国产一区| 国产精品第四页| 99精品欧美一区二区三区综合在线| 91精品国产综合久久婷婷香蕉| 国产精品卡一卡二| 成人av在线资源| 亚洲天堂成人网| 一本久久a久久精品亚洲| 精品国产乱码久久久久久蜜臀| 一区二区三区精品在线| 欧美色视频一区| 亚洲国产精品视频| 欧美精品vⅰdeose4hd| 亚洲成人免费视频| 欧美一区二区三区在线观看 | 中文字幕亚洲精品在线观看| 91影院在线免费观看| 亚洲精品久久7777| 欧美性猛片xxxx免费看久爱| 日韩国产高清影视| 日韩视频一区在线观看| 国产激情一区二区三区| 欧美videossexotv100| 国产精品自在欧美一区| 国产精品乱码一区二区三区软件 | 欧美日韩国产首页在线观看| 日本不卡1234视频| 久久久久久久久一| jlzzjlzz欧美大全| 亚洲国产毛片aaaaa无费看| 日韩一区和二区| 日本在线观看不卡视频| 欧美在线视频不卡| 蜜臀久久99精品久久久久宅男 | 中文字幕免费不卡在线| 色吊一区二区三区| 日本不卡在线视频| 91精品久久久久久久久99蜜臂| 亚洲福利视频一区| 久久中文娱乐网| 色av成人天堂桃色av| 日本视频免费一区| 国产精品国产馆在线真实露脸| 成人免费观看视频| 亚洲成精国产精品女| 欧美绝品在线观看成人午夜影视| 亚洲成人免费视| 久久精品一区蜜桃臀影院| 在线观看日韩av先锋影音电影院| 亚洲日本一区二区| 日韩欧美国产小视频| 91在线小视频| 久久国产乱子精品免费女| 亚洲精品国产一区二区三区四区在线 | 青青草97国产精品免费观看 | av一区二区三区黑人| 午夜av一区二区三区| 中文字幕欧美三区| 91精品国产一区二区三区| 男女男精品视频| 亚洲欧洲另类国产综合| 精品国产污污免费网站入口 | 综合网在线视频| 欧美一区二区三区的| 91一区在线观看| 国产一区二区91| 日韩专区欧美专区| 久久综合九色欧美综合狠狠| 日本久久电影网| 午夜久久久久久久久| 最近日韩中文字幕| 国产午夜一区二区三区| 91精品国产欧美一区二区18| 一本一道久久a久久精品| 偷拍日韩校园综合在线| 亚洲天堂a在线| 国产婷婷精品av在线| 精品国产精品一区二区夜夜嗨| 国产精品一区二区x88av| 亚洲欧洲av另类| 久久久久国产精品免费免费搜索| 本田岬高潮一区二区三区| 韩国女主播一区| 蜜臀久久99精品久久久画质超高清| 国产亚洲成aⅴ人片在线观看| 色偷偷一区二区三区| 成人aaaa免费全部观看| 国产剧情在线观看一区二区| 美日韩一区二区| 男女性色大片免费观看一区二区 | 国产91丝袜在线播放| 久草这里只有精品视频| 青青国产91久久久久久| 亚洲成年人网站在线观看| 亚洲第一综合色| 亚洲综合区在线| 亚洲香肠在线观看| 亚洲一区二区三区中文字幕在线|