亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? second.tan.qmsg

?? 關于VHDL寫的秒表程序
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register cnt_12:inst5\|QL\[0\] register xian:inst6\|data1\[3\] 58.55 MHz 17.078 ns Internal " "Info: Clock \"clk\" has Internal fmax of 58.55 MHz between source register \"cnt_12:inst5\|QL\[0\]\" and destination register \"xian:inst6\|data1\[3\]\" (period= 17.078 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.492 ns + Longest register register " "Info: + Longest register to register delay is 4.492 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns cnt_12:inst5\|QL\[0\] 1 REG LC_X19_Y11_N0 6 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X19_Y11_N0; Fanout = 6; REG Node = 'cnt_12:inst5\|QL\[0\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "" { cnt_12:inst5|QL[0] } "NODE_NAME" } } { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.254 ns) + CELL(0.114 ns) 1.368 ns xian:inst6\|Mux3~61 2 COMB LC_X19_Y12_N6 1 " "Info: 2: + IC(1.254 ns) + CELL(0.114 ns) = 1.368 ns; Loc. = LC_X19_Y12_N6; Fanout = 1; COMB Node = 'xian:inst6\|Mux3~61'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.368 ns" { cnt_12:inst5|QL[0] xian:inst6|Mux3~61 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.425 ns) + CELL(0.114 ns) 1.907 ns xian:inst6\|Mux3~62 3 COMB LC_X19_Y12_N0 1 " "Info: 3: + IC(0.425 ns) + CELL(0.114 ns) = 1.907 ns; Loc. = LC_X19_Y12_N0; Fanout = 1; COMB Node = 'xian:inst6\|Mux3~62'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.539 ns" { xian:inst6|Mux3~61 xian:inst6|Mux3~62 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.434 ns) + CELL(0.114 ns) 2.455 ns xian:inst6\|Mux3~65 4 COMB LC_X19_Y12_N5 7 " "Info: 4: + IC(0.434 ns) + CELL(0.114 ns) = 2.455 ns; Loc. = LC_X19_Y12_N5; Fanout = 7; COMB Node = 'xian:inst6\|Mux3~65'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.548 ns" { xian:inst6|Mux3~62 xian:inst6|Mux3~65 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.211 ns) + CELL(0.292 ns) 3.958 ns xian:inst6\|Mux17~52 5 COMB LC_X18_Y12_N0 1 " "Info: 5: + IC(1.211 ns) + CELL(0.292 ns) = 3.958 ns; Loc. = LC_X18_Y12_N0; Fanout = 1; COMB Node = 'xian:inst6\|Mux17~52'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.503 ns" { xian:inst6|Mux3~65 xian:inst6|Mux17~52 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.420 ns) + CELL(0.114 ns) 4.492 ns xian:inst6\|data1\[3\] 6 REG LC_X18_Y12_N4 1 " "Info: 6: + IC(0.420 ns) + CELL(0.114 ns) = 4.492 ns; Loc. = LC_X18_Y12_N4; Fanout = 1; REG Node = 'xian:inst6\|data1\[3\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.534 ns" { xian:inst6|Mux17~52 xian:inst6|data1[3] } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.748 ns ( 16.65 % ) " "Info: Total cell delay = 0.748 ns ( 16.65 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.744 ns ( 83.35 % ) " "Info: Total interconnect delay = 3.744 ns ( 83.35 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "4.492 ns" { cnt_12:inst5|QL[0] xian:inst6|Mux3~61 xian:inst6|Mux3~62 xian:inst6|Mux3~65 xian:inst6|Mux17~52 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "4.492 ns" { cnt_12:inst5|QL[0] {} xian:inst6|Mux3~61 {} xian:inst6|Mux3~62 {} xian:inst6|Mux3~65 {} xian:inst6|Mux17~52 {} xian:inst6|data1[3] {} } { 0.000ns 1.254ns 0.425ns 0.434ns 1.211ns 0.420ns } { 0.000ns 0.114ns 0.114ns 0.114ns 0.292ns 0.114ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-1.995 ns - Smallest " "Info: - Smallest clock skew is -1.995 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 28.637 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 28.637 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_93 37 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_93; Fanout = 37; CLK Node = 'clk'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "second.bdf" "" { Schematic "F:/FPGA_CHENGXU/second/second.bdf" { { -64 -136 32 -48 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.602 ns) + CELL(0.935 ns) 3.006 ns fenpin:inst\|clk1 2 REG LC_X23_Y8_N6 5 " "Info: 2: + IC(0.602 ns) + CELL(0.935 ns) = 3.006 ns; Loc. = LC_X23_Y8_N6; Fanout = 5; REG Node = 'fenpin:inst\|clk1'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.537 ns" { clk fenpin:inst|clk1 } "NODE_NAME" } } { "fenpin.vhd" "" { Text "F:/FPGA_CHENGXU/second/fenpin.vhd" 20 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.478 ns) + CELL(0.935 ns) 8.419 ns cnt_10:inst1\|co 3 REG LC_X19_Y10_N0 6 " "Info: 3: + IC(4.478 ns) + CELL(0.935 ns) = 8.419 ns; Loc. = LC_X19_Y10_N0; Fanout = 6; REG Node = 'cnt_10:inst1\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.413 ns" { fenpin:inst|clk1 cnt_10:inst1|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.768 ns) + CELL(0.935 ns) 14.122 ns cnt_10:inst2\|co 4 REG LC_X15_Y6_N9 10 " "Info: 4: + IC(4.768 ns) + CELL(0.935 ns) = 14.122 ns; Loc. = LC_X15_Y6_N9; Fanout = 10; REG Node = 'cnt_10:inst2\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.703 ns" { cnt_10:inst1|co cnt_10:inst2|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.348 ns) + CELL(0.935 ns) 19.405 ns cnt_60:inst3\|QH\[3\] 5 REG LC_X20_Y11_N7 3 " "Info: 5: + IC(4.348 ns) + CELL(0.935 ns) = 19.405 ns; Loc. = LC_X20_Y11_N7; Fanout = 3; REG Node = 'cnt_60:inst3\|QH\[3\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.283 ns" { cnt_10:inst2|co cnt_60:inst3|QH[3] } "NODE_NAME" } } { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 16 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.378 ns) 19.783 ns xian:inst6\|Mux0~47 6 COMB LC_X20_Y11_N7 1 " "Info: 6: + IC(0.000 ns) + CELL(0.378 ns) = 19.783 ns; Loc. = LC_X20_Y11_N7; Fanout = 1; COMB Node = 'xian:inst6\|Mux0~47'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.378 ns" { cnt_60:inst3|QH[3] xian:inst6|Mux0~47 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.150 ns) + CELL(0.442 ns) 21.375 ns xian:inst6\|Mux0~48 7 COMB LC_X19_Y12_N9 5 " "Info: 7: + IC(1.150 ns) + CELL(0.442 ns) = 21.375 ns; Loc. = LC_X19_Y12_N9; Fanout = 5; COMB Node = 'xian:inst6\|Mux0~48'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.592 ns" { xian:inst6|Mux0~47 xian:inst6|Mux0~48 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.707 ns) + CELL(0.114 ns) 22.196 ns xian:inst6\|Mux22~55 8 COMB LC_X20_Y12_N2 7 " "Info: 8: + IC(0.707 ns) + CELL(0.114 ns) = 22.196 ns; Loc. = LC_X20_Y12_N2; Fanout = 7; COMB Node = 'xian:inst6\|Mux22~55'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.821 ns" { xian:inst6|Mux0~48 xian:inst6|Mux22~55 } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(6.149 ns) + CELL(0.292 ns) 28.637 ns xian:inst6\|data1\[3\] 9 REG LC_X18_Y12_N4 1 " "Info: 9: + IC(6.149 ns) + CELL(0.292 ns) = 28.637 ns; Loc. = LC_X18_Y12_N4; Fanout = 1; REG Node = 'xian:inst6\|data1\[3\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "6.441 ns" { xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "6.435 ns ( 22.47 % ) " "Info: Total cell delay = 6.435 ns ( 22.47 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "22.202 ns ( 77.53 % ) " "Info: Total interconnect delay = 22.202 ns ( 77.53 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "28.637 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|QH[3] xian:inst6|Mux0~47 xian:inst6|Mux0~48 xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "28.637 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|QH[3] {} xian:inst6|Mux0~47 {} xian:inst6|Mux0~48 {} xian:inst6|Mux22~55 {} xian:inst6|data1[3] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 0.000ns 1.150ns 0.707ns 6.149ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.378ns 0.442ns 0.114ns 0.292ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 30.632 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 30.632 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_93 37 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_93; Fanout = 37; CLK Node = 'clk'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "second.bdf" "" { Schematic "F:/FPGA_CHENGXU/second/second.bdf" { { -64 -136 32 -48 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.602 ns) + CELL(0.935 ns) 3.006 ns fenpin:inst\|clk1 2 REG LC_X23_Y8_N6 5 " "Info: 2: + IC(0.602 ns) + CELL(0.935 ns) = 3.006 ns; Loc. = LC_X23_Y8_N6; Fanout = 5; REG Node = 'fenpin:inst\|clk1'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "1.537 ns" { clk fenpin:inst|clk1 } "NODE_NAME" } } { "fenpin.vhd" "" { Text "F:/FPGA_CHENGXU/second/fenpin.vhd" 20 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.478 ns) + CELL(0.935 ns) 8.419 ns cnt_10:inst1\|co 3 REG LC_X19_Y10_N0 6 " "Info: 3: + IC(4.478 ns) + CELL(0.935 ns) = 8.419 ns; Loc. = LC_X19_Y10_N0; Fanout = 6; REG Node = 'cnt_10:inst1\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.413 ns" { fenpin:inst|clk1 cnt_10:inst1|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.768 ns) + CELL(0.935 ns) 14.122 ns cnt_10:inst2\|co 4 REG LC_X15_Y6_N9 10 " "Info: 4: + IC(4.768 ns) + CELL(0.935 ns) = 14.122 ns; Loc. = LC_X15_Y6_N9; Fanout = 10; REG Node = 'cnt_10:inst2\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.703 ns" { cnt_10:inst1|co cnt_10:inst2|co } "NODE_NAME" } } { "cnt_10.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_10.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.348 ns) + CELL(0.935 ns) 19.405 ns cnt_60:inst3\|co 5 REG LC_X15_Y6_N2 10 " "Info: 5: + IC(4.348 ns) + CELL(0.935 ns) = 19.405 ns; Loc. = LC_X15_Y6_N2; Fanout = 10; REG Node = 'cnt_60:inst3\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.283 ns" { cnt_10:inst2|co cnt_60:inst3|co } "NODE_NAME" } } { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.338 ns) + CELL(0.935 ns) 24.678 ns cnt_60:inst4\|co 6 REG LC_X18_Y11_N9 9 " "Info: 6: + IC(4.338 ns) + CELL(0.935 ns) = 24.678 ns; Loc. = LC_X18_Y11_N9; Fanout = 9; REG Node = 'cnt_60:inst4\|co'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.273 ns" { cnt_60:inst3|co cnt_60:inst4|co } "NODE_NAME" } } { "cnt_60.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_60.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(5.243 ns) + CELL(0.711 ns) 30.632 ns cnt_12:inst5\|QL\[0\] 7 REG LC_X19_Y11_N0 6 " "Info: 7: + IC(5.243 ns) + CELL(0.711 ns) = 30.632 ns; Loc. = LC_X19_Y11_N0; Fanout = 6; REG Node = 'cnt_12:inst5\|QL\[0\]'" {  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.954 ns" { cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "6.855 ns ( 22.38 % ) " "Info: Total cell delay = 6.855 ns ( 22.38 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "23.777 ns ( 77.62 % ) " "Info: Total interconnect delay = 23.777 ns ( 77.62 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "30.632 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|co cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "30.632 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|co {} cnt_60:inst4|co {} cnt_12:inst5|QL[0] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 4.338ns 5.243ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.935ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "28.637 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|QH[3] xian:inst6|Mux0~47 xian:inst6|Mux0~48 xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "28.637 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|QH[3] {} xian:inst6|Mux0~47 {} xian:inst6|Mux0~48 {} xian:inst6|Mux22~55 {} xian:inst6|data1[3] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 0.000ns 1.150ns 0.707ns 6.149ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.378ns 0.442ns 0.114ns 0.292ns } "" } } { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "30.632 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|co cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "30.632 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|co {} cnt_60:inst4|co {} cnt_12:inst5|QL[0] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 4.338ns 5.243ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.935ns 0.711ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "1.828 ns + " "Info: + Micro setup delay of destination is 1.828 ns" {  } { { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" {  } { { "cnt_12.vhd" "" { Text "F:/FPGA_CHENGXU/second/cnt_12.vhd" 17 -1 0 } } { "xian.vhd" "" { Text "F:/FPGA_CHENGXU/second/xian.vhd" 22 -1 0 } }  } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0}  } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "4.492 ns" { cnt_12:inst5|QL[0] xian:inst6|Mux3~61 xian:inst6|Mux3~62 xian:inst6|Mux3~65 xian:inst6|Mux17~52 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "4.492 ns" { cnt_12:inst5|QL[0] {} xian:inst6|Mux3~61 {} xian:inst6|Mux3~62 {} xian:inst6|Mux3~65 {} xian:inst6|Mux17~52 {} xian:inst6|data1[3] {} } { 0.000ns 1.254ns 0.425ns 0.434ns 1.211ns 0.420ns } { 0.000ns 0.114ns 0.114ns 0.114ns 0.292ns 0.114ns } "" } } { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "28.637 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|QH[3] xian:inst6|Mux0~47 xian:inst6|Mux0~48 xian:inst6|Mux22~55 xian:inst6|data1[3] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "28.637 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|QH[3] {} xian:inst6|Mux0~47 {} xian:inst6|Mux0~48 {} xian:inst6|Mux22~55 {} xian:inst6|data1[3] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 0.000ns 1.150ns 0.707ns 6.149ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.378ns 0.442ns 0.114ns 0.292ns } "" } } { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "30.632 ns" { clk fenpin:inst|clk1 cnt_10:inst1|co cnt_10:inst2|co cnt_60:inst3|co cnt_60:inst4|co cnt_12:inst5|QL[0] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "30.632 ns" { clk {} clk~out0 {} fenpin:inst|clk1 {} cnt_10:inst1|co {} cnt_10:inst2|co {} cnt_60:inst3|co {} cnt_60:inst4|co {} cnt_12:inst5|QL[0] {} } { 0.000ns 0.000ns 0.602ns 4.478ns 4.768ns 4.348ns 4.338ns 5.243ns } { 0.000ns 1.469ns 0.935ns 0.935ns 0.935ns 0.935ns 0.935ns 0.711ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk 201 " "Warning: Circuit may not operate. Detected 201 non-operational path(s) clocked by clock \"clk\" with clock skew larger than data delay. See Compilation Report for details." {  } {  } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock \"%1!s!\" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美理论片在线| 亚洲狼人国产精品| 亚洲欧美精品午睡沙发| 日本网站在线观看一区二区三区| 激情图区综合网| 91行情网站电视在线观看高清版| 日韩网站在线看片你懂的| 成人欧美一区二区三区视频网页| 免费在线一区观看| 欧美三级视频在线观看| 欧美激情一区二区三区不卡| 免费观看在线综合| 欧美午夜理伦三级在线观看| 亚洲欧美自拍偷拍色图| 国产精一区二区三区| 欧美精品777| 一区二区三区在线观看国产| 成人动漫视频在线| 久久精品亚洲精品国产欧美 | 91蜜桃免费观看视频| 337p日本欧洲亚洲大胆精品| 三级久久三级久久| 欧美三级欧美一级| 亚洲香蕉伊在人在线观| 色菇凉天天综合网| 亚洲欧美偷拍三级| 色综合欧美在线| 亚洲欧美日韩国产一区二区三区| 成人污视频在线观看| 国产精品网站在线| 成人精品亚洲人成在线| 中文乱码免费一区二区| 国产99精品视频| 国产精品三级久久久久三级| 成人一二三区视频| 中文字幕不卡一区| 9色porny自拍视频一区二区| 中文字幕欧美一| 91国偷自产一区二区三区观看| 一区二区久久久| 欧美老女人在线| 美女尤物国产一区| 久久无码av三级| 不卡的电影网站| 一级做a爱片久久| 欧美一区二区三区四区视频| 毛片av中文字幕一区二区| 26uuu精品一区二区| 国产乱码精品一区二区三区五月婷| www欧美成人18+| 粉嫩av一区二区三区| 日韩美女视频一区| 欧美日韩亚洲国产综合| 久久精品免费看| 欧美国产精品v| 日本精品免费观看高清观看| 丝袜美腿高跟呻吟高潮一区| 精品国产91久久久久久久妲己| 国产激情视频一区二区在线观看| 亚洲欧洲日韩女同| 69堂国产成人免费视频| 国产福利视频一区二区三区| 性做久久久久久免费观看| 91精品视频网| 国产高清一区日本| 夜夜精品视频一区二区| 精品国产一区二区精华| 成人aaaa免费全部观看| 日本一区中文字幕| 中文字幕av资源一区| 欧美军同video69gay| 国产成人超碰人人澡人人澡| 一区二区三区视频在线看| 欧美精品一区二区久久婷婷| 91丨九色porny丨蝌蚪| 极品尤物av久久免费看| 亚洲黄色av一区| 2021中文字幕一区亚洲| 欧美日韩一区中文字幕| 高清国产一区二区| 日韩黄色小视频| 国产精品不卡一区二区三区| 日韩亚洲国产中文字幕欧美| 日本福利一区二区| 国产成人av一区二区| 美女任你摸久久| 亚洲一区二区综合| 国产精品久久久爽爽爽麻豆色哟哟| 欧美一级片在线| 欧美视频精品在线| jvid福利写真一区二区三区| 久久精品免费看| 免费国产亚洲视频| 天天色综合天天| 夜色激情一区二区| 国产精品国产三级国产aⅴ入口| 精品黑人一区二区三区久久| 欧美日韩免费视频| 在线免费观看日韩欧美| 97精品久久久久中文字幕 | 日韩三级视频在线看| 91福利国产精品| 91蜜桃在线免费视频| 91精品久久久久久久99蜜桃| 在线免费观看一区| 欧美视频在线一区| 欧美视频在线不卡| 欧美性大战久久久久久久| 色偷偷久久人人79超碰人人澡| 国产+成+人+亚洲欧洲自线| 国产激情视频一区二区在线观看 | 亚洲a一区二区| 亚洲午夜激情网站| 亚洲r级在线视频| 亚洲成人av一区二区| 亚洲成人手机在线| 天天做天天摸天天爽国产一区| 亚洲h在线观看| 青青草原综合久久大伊人精品 | 亚洲裸体xxx| 亚洲久草在线视频| 一区二区三区毛片| 亚洲国产精品一区二区久久| 性做久久久久久免费观看欧美| 午夜欧美电影在线观看| 日韩国产一二三区| 久久精品国产精品青草| 国产揄拍国内精品对白| 粉嫩av一区二区三区| 91免费小视频| 欧美日韩激情一区二区三区| 7777精品伊人久久久大香线蕉超级流畅 | 久久一区二区三区四区| 精品久久久久99| 国产精品久久久久影院老司| 一区二区三区美女| 日产精品久久久久久久性色| 九九在线精品视频| 成人丝袜高跟foot| 在线一区二区三区四区五区| 欧美日韩久久久| 亚洲国产一区二区在线播放| 亚洲大尺度视频在线观看| 免费成人在线视频观看| 国产精品1024| 在线精品视频免费观看| 日韩欧美你懂的| 国产婷婷色一区二区三区在线| 日韩伦理电影网| 青青国产91久久久久久| 成人毛片在线观看| 欧美精品久久99| 日本一区二区久久| 亚洲成人av资源| 国产999精品久久| 欧美日本在线一区| 久久伊99综合婷婷久久伊| 亚洲综合在线五月| 国产一区二区0| 欧美日韩国产在线观看| 久久精品一区蜜桃臀影院| 亚洲国产日产av| 国产高清久久久| 91精品国产综合久久久久久久久久 | 91精品国产综合久久婷婷香蕉| 国产亚洲欧美色| 日韩专区中文字幕一区二区| av电影在线不卡| 精品美女一区二区| 午夜精品福利视频网站| 99久久99久久精品免费观看| 欧美mv和日韩mv的网站| 亚洲一二三四区不卡| 成人精品免费看| 精品国产一区二区三区四区四| 亚洲第四色夜色| 91日韩一区二区三区| 亚洲国产成人午夜在线一区| 日韩高清在线不卡| 色999日韩国产欧美一区二区| 久久久久99精品一区| 九九精品一区二区| 日本一区二区成人| 国产精品自在欧美一区| 日韩欧美国产综合在线一区二区三区 | 日本中文字幕一区二区有限公司| 91在线无精精品入口| 国产亚洲人成网站| 黄色小说综合网站| 日韩欧美一二三四区| 天天亚洲美女在线视频| 欧美喷水一区二区| 亚洲国产成人av网| 欧美色偷偷大香| 亚洲大尺度视频在线观看| 欧美日韩在线直播| 日韩精品每日更新| 日韩欧美精品三级| 国内精品自线一区二区三区视频| 欧美成人精品二区三区99精品|