亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? filtro_fir_mac_timesim.vhd

?? This sources implement a 8-bit FIR Filter with selectable coefficent rom.
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
---------------------------------------------------------------------------------- Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.----------------------------------------------------------------------------------   ____  ____--  /   /\/   /-- /___/  \  /    Vendor: Xilinx-- \   \   \/     Version: H.38--  \   \         Application: netgen--  /   /         Filename: filtro_fir_mac_timesim.vhd-- /___/   /\     Timestamp: Wed Jan 28 16:29:15 2009-- \   \  /  \ --  \___\/\___\--             -- Command: -intstyle ise -s 4 -pcf filtro_fir_mac.pcf -rpw 100 -tpw 0 -ar Structure -xon true -w -ofmt vhdl -sim filtro_fir_mac.ncd filtro_fir_mac_timesim.vhd -- Device: 3s400ft256-4 (PRODUCTION 1.35 2005-01-22)-- Design Name: filtro_fir_mac--             -- Purpose:    --     This VHDL netlist is a verification model and uses simulation --     primitives which may not represent the true implementation of the --     device, however the netlist is functionally correct and should not --     be modified. This file cannot be synthesized and should only be used --     with supported simulation tools.--             -- Reference:  --     Development System Reference Guide, Chapter 23--     Synthesis and Verification Design Guide, Chapter 6--             --------------------------------------------------------------------------------library IEEE;use IEEE.STD_LOGIC_1164.ALL;library SIMPRIM;use SIMPRIM.VCOMPONENTS.ALL;use SIMPRIM.VPACKAGE.ALL;entity filtro_fir_mac is  port (    clk : in STD_LOGIC := 'X';     reset : in STD_LOGIC := 'X';     entrada : in STD_LOGIC_VECTOR ( 7 downto 0 );     salida : out STD_LOGIC_VECTOR ( 19 downto 0 )   );end filtro_fir_mac;architecture Structure of filtro_fir_mac is  signal GLOBAL_LOGIC0 : STD_LOGIC;   signal load_0 : STD_LOGIC;   signal clk_BUFGP : STD_LOGIC;   signal reset_IBUF : STD_LOGIC;   signal filtro_fir_mac_sal_sum_1_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_3_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_5_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_7_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_9_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_11_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_13_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_15_cyo : STD_LOGIC;   signal count_aux_1_1 : STD_LOGIC;   signal count_aux_0_4 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF54 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF55 : STD_LOGIC;   signal count_aux_01 : STD_LOGIC;   signal count_aux_0_2 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF56 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF57 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF58 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF59 : STD_LOGIC;   signal count_aux_0_3 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF510 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF511 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF512 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF513 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF514 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF515 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF52 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF53 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF5 : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF51 : STD_LOGIC;   signal clk_BUFGP_IBUFG : STD_LOGIC;   signal GLOBAL_LOGIC1 : STD_LOGIC;   signal salida_rom_1_0 : STD_LOGIC;   signal salida_rom_2_0 : STD_LOGIC;   signal salida_rom_3_0 : STD_LOGIC;   signal GSR : STD_LOGIC;   signal GTS : STD_LOGIC;   signal registro5_M_3_DXMUX : STD_LOGIC;   signal registro5_M_3_DYMUX : STD_LOGIC;   signal registro5_M_3_SRINV : STD_LOGIC;   signal registro5_M_3_CLKINV : STD_LOGIC;   signal registro5_M_3_CEINV : STD_LOGIC;   signal registro5_M_5_DXMUX : STD_LOGIC;   signal registro5_M_5_DYMUX : STD_LOGIC;   signal registro5_M_5_SRINV : STD_LOGIC;   signal registro5_M_5_CLKINV : STD_LOGIC;   signal registro5_M_5_CEINV : STD_LOGIC;   signal registro5_M_7_DXMUX : STD_LOGIC;   signal registro5_M_7_DYMUX : STD_LOGIC;   signal registro5_M_7_SRINV : STD_LOGIC;   signal registro5_M_7_CLKINV : STD_LOGIC;   signal registro5_M_7_CEINV : STD_LOGIC;   signal count_aux_01_DYMUX : STD_LOGIC;   signal count_aux_01_CLKINV : STD_LOGIC;   signal count_aux_0_2_DYMUX : STD_LOGIC;   signal count_aux_0_2_CLKINV : STD_LOGIC;   signal count_aux_0_3_DYMUX : STD_LOGIC;   signal count_aux_0_3_CLKINV : STD_LOGIC;   signal count_aux_0_4_DYMUX : STD_LOGIC;   signal count_aux_0_4_CLKINV : STD_LOGIC;   signal count_aux_1_1_DYMUX : STD_LOGIC;   signal count_aux_1_1_CLKINV : STD_LOGIC;   signal registro6_M_1_DXMUX : STD_LOGIC;   signal registro6_M_1_DYMUX : STD_LOGIC;   signal registro6_M_1_SRINV : STD_LOGIC;   signal registro6_M_1_CLKINV : STD_LOGIC;   signal registro6_M_1_CEINV : STD_LOGIC;   signal registro6_M_3_DXMUX : STD_LOGIC;   signal registro6_M_3_DYMUX : STD_LOGIC;   signal registro6_M_3_SRINV : STD_LOGIC;   signal registro6_M_3_CLKINV : STD_LOGIC;   signal registro6_M_3_CEINV : STD_LOGIC;   signal registro6_M_5_DXMUX : STD_LOGIC;   signal registro6_M_5_DYMUX : STD_LOGIC;   signal registro6_M_5_SRINV : STD_LOGIC;   signal registro6_M_5_CLKINV : STD_LOGIC;   signal registro6_M_5_CEINV : STD_LOGIC;   signal registro6_M_7_DXMUX : STD_LOGIC;   signal registro6_M_7_DYMUX : STD_LOGIC;   signal registro6_M_7_SRINV : STD_LOGIC;   signal registro6_M_7_CLKINV : STD_LOGIC;   signal registro6_M_7_CEINV : STD_LOGIC;   signal registro7_M_1_DXMUX : STD_LOGIC;   signal registro7_M_1_DYMUX : STD_LOGIC;   signal registro7_M_1_SRINV : STD_LOGIC;   signal registro7_M_1_CLKINV : STD_LOGIC;   signal registro7_M_1_CEINV : STD_LOGIC;   signal registro7_M_3_DXMUX : STD_LOGIC;   signal registro7_M_3_DYMUX : STD_LOGIC;   signal registro7_M_3_SRINV : STD_LOGIC;   signal registro7_M_3_CLKINV : STD_LOGIC;   signal registro7_M_3_CEINV : STD_LOGIC;   signal registro7_M_5_DXMUX : STD_LOGIC;   signal registro7_M_5_DYMUX : STD_LOGIC;   signal registro7_M_5_SRINV : STD_LOGIC;   signal registro7_M_5_CLKINV : STD_LOGIC;   signal registro7_M_5_CEINV : STD_LOGIC;   signal registro1_M_1_DXMUX : STD_LOGIC;   signal registro1_M_1_DYMUX : STD_LOGIC;   signal registro1_M_1_SRINV : STD_LOGIC;   signal registro1_M_1_CLKINV : STD_LOGIC;   signal registro1_M_1_CEINV : STD_LOGIC;   signal registro7_M_7_DXMUX : STD_LOGIC;   signal registro7_M_7_DYMUX : STD_LOGIC;   signal registro7_M_7_SRINV : STD_LOGIC;   signal registro7_M_7_CLKINV : STD_LOGIC;   signal registro7_M_7_CEINV : STD_LOGIC;   signal registro1_M_3_DXMUX : STD_LOGIC;   signal registro1_M_3_DYMUX : STD_LOGIC;   signal registro1_M_3_SRINV : STD_LOGIC;   signal registro1_M_3_CLKINV : STD_LOGIC;   signal registro1_M_3_CEINV : STD_LOGIC;   signal registro1_M_5_DXMUX : STD_LOGIC;   signal registro1_M_5_DYMUX : STD_LOGIC;   signal registro1_M_5_SRINV : STD_LOGIC;   signal registro1_M_5_CLKINV : STD_LOGIC;   signal registro1_M_5_CEINV : STD_LOGIC;   signal registro1_M_7_DXMUX : STD_LOGIC;   signal registro1_M_7_DYMUX : STD_LOGIC;   signal registro1_M_7_SRINV : STD_LOGIC;   signal registro1_M_7_CLKINV : STD_LOGIC;   signal registro1_M_7_CEINV : STD_LOGIC;   signal registro2_M_1_DXMUX : STD_LOGIC;   signal registro2_M_1_DYMUX : STD_LOGIC;   signal registro2_M_1_SRINV : STD_LOGIC;   signal registro2_M_1_CLKINV : STD_LOGIC;   signal registro2_M_1_CEINV : STD_LOGIC;   signal count_aux_0_DXMUX : STD_LOGIC;   signal count_aux_0_DYMUX : STD_LOGIC;   signal count_aux_0_GYMUX : STD_LOGIC;   signal count_aux_0_SRINV : STD_LOGIC;   signal count_aux_0_CLKINV : STD_LOGIC;   signal registro2_M_3_DXMUX : STD_LOGIC;   signal registro2_M_3_DYMUX : STD_LOGIC;   signal registro2_M_3_SRINV : STD_LOGIC;   signal registro2_M_3_CLKINV : STD_LOGIC;   signal registro2_M_3_CEINV : STD_LOGIC;   signal registro2_M_5_DXMUX : STD_LOGIC;   signal registro2_M_5_DYMUX : STD_LOGIC;   signal registro2_M_5_SRINV : STD_LOGIC;   signal registro2_M_5_CLKINV : STD_LOGIC;   signal registro2_M_5_CEINV : STD_LOGIC;   signal salida_3_ENABLE : STD_LOGIC;   signal salida_3_O : STD_LOGIC;   signal salida_15_ENABLE : STD_LOGIC;   signal salida_15_O : STD_LOGIC;   signal salida_4_ENABLE : STD_LOGIC;   signal salida_4_O : STD_LOGIC;   signal salida_16_ENABLE : STD_LOGIC;   signal salida_16_O : STD_LOGIC;   signal salida_5_ENABLE : STD_LOGIC;   signal salida_5_O : STD_LOGIC;   signal salida_17_ENABLE : STD_LOGIC;   signal salida_17_O : STD_LOGIC;   signal salida_6_ENABLE : STD_LOGIC;   signal salida_6_O : STD_LOGIC;   signal salida_18_ENABLE : STD_LOGIC;   signal salida_18_O : STD_LOGIC;   signal salida_7_ENABLE : STD_LOGIC;   signal salida_7_O : STD_LOGIC;   signal salida_19_ENABLE : STD_LOGIC;   signal salida_19_O : STD_LOGIC;   signal salida_8_ENABLE : STD_LOGIC;   signal salida_8_O : STD_LOGIC;   signal salida_9_ENABLE : STD_LOGIC;   signal salida_9_O : STD_LOGIC;   signal reset_INBUF : STD_LOGIC;   signal clk_BUFGP_BUFG_S_INVNOT : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD16 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD17 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD18 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD19 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD20 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD21 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD22 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD23 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD24 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD25 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD26 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD27 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD28 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD29 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD30 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD31 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD32 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD33 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD34 : STD_LOGIC;   signal Mmult_sal_mult_inst_mult_0_PROD35 : STD_LOGIC;   signal load : STD_LOGIC;   signal count_aux_2_DYMUX : STD_LOGIC;   signal count_aux_2_CLKINV : STD_LOGIC;   signal registro4_M_1_DXMUX : STD_LOGIC;   signal registro4_M_1_DYMUX : STD_LOGIC;   signal registro4_M_1_SRINV : STD_LOGIC;   signal registro4_M_1_CLKINV : STD_LOGIC;   signal registro4_M_1_CEINV : STD_LOGIC;   signal registro4_M_3_DXMUX : STD_LOGIC;   signal registro4_M_3_DYMUX : STD_LOGIC;   signal registro4_M_3_SRINV : STD_LOGIC;   signal registro4_M_3_CLKINV : STD_LOGIC;   signal registro4_M_3_CEINV : STD_LOGIC;   signal registro4_M_5_DXMUX : STD_LOGIC;   signal registro4_M_5_DYMUX : STD_LOGIC;   signal registro4_M_5_SRINV : STD_LOGIC;   signal registro4_M_5_CLKINV : STD_LOGIC;   signal registro4_M_5_CEINV : STD_LOGIC;   signal registro4_M_7_DXMUX : STD_LOGIC;   signal registro4_M_7_DYMUX : STD_LOGIC;   signal registro4_M_7_SRINV : STD_LOGIC;   signal registro4_M_7_CLKINV : STD_LOGIC;   signal registro4_M_7_CEINV : STD_LOGIC;   signal registro5_M_1_DXMUX : STD_LOGIC;   signal registro5_M_1_DYMUX : STD_LOGIC;   signal registro5_M_1_SRINV : STD_LOGIC;   signal registro5_M_1_CLKINV : STD_LOGIC;   signal registro5_M_1_CEINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF51_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_2_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF51_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_3_O : STD_LOGIC;   signal clk_INBUF : STD_LOGIC;   signal entrada_0_INBUF : STD_LOGIC;   signal entrada_0_IFF_ICLK1INV : STD_LOGIC;   signal entrada_0_IFF_ICEINV : STD_LOGIC;   signal entrada_0_IFF_IFFDMUX : STD_LOGIC;   signal entrada_0_IFF_IFF1_RST : STD_LOGIC;   signal entrada_0_IFF_IFF1_RSTAND : STD_LOGIC;   signal entrada_1_INBUF : STD_LOGIC;   signal entrada_1_IFF_ICLK1INV : STD_LOGIC;   signal entrada_1_IFF_ICEINV : STD_LOGIC;   signal entrada_1_IFF_IFFDMUX : STD_LOGIC;   signal entrada_1_IFF_IFF1_RST : STD_LOGIC;   signal entrada_1_IFF_IFF1_RSTAND : STD_LOGIC;   signal entrada_2_INBUF : STD_LOGIC;   signal entrada_2_IFF_ICLK1INV : STD_LOGIC;   signal entrada_2_IFF_ICEINV : STD_LOGIC;   signal entrada_2_IFF_IFFDMUX : STD_LOGIC;   signal entrada_2_IFF_IFF1_RST : STD_LOGIC;   signal entrada_2_IFF_IFF1_RSTAND : STD_LOGIC;   signal entrada_3_INBUF : STD_LOGIC;   signal entrada_3_IFF_ICLK1INV : STD_LOGIC;   signal entrada_3_IFF_ICEINV : STD_LOGIC;   signal entrada_3_IFF_IFFDMUX : STD_LOGIC;   signal entrada_3_IFF_IFF1_RST : STD_LOGIC;   signal entrada_3_IFF_IFF1_RSTAND : STD_LOGIC;   signal entrada_4_INBUF : STD_LOGIC;   signal entrada_4_IFF_ICLK1INV : STD_LOGIC;   signal entrada_4_IFF_ICEINV : STD_LOGIC;   signal entrada_4_IFF_IFFDMUX : STD_LOGIC;   signal entrada_4_IFF_IFF1_RST : STD_LOGIC;   signal entrada_4_IFF_IFF1_RSTAND : STD_LOGIC;   signal entrada_5_INBUF : STD_LOGIC;   signal entrada_5_IFF_ICLK1INV : STD_LOGIC;   signal entrada_5_IFF_ICEINV : STD_LOGIC;   signal entrada_5_IFF_IFFDMUX : STD_LOGIC;   signal entrada_5_IFF_IFF1_RST : STD_LOGIC;   signal entrada_5_IFF_IFF1_RSTAND : STD_LOGIC;   signal entrada_6_INBUF : STD_LOGIC;   signal entrada_6_IFF_ICLK1INV : STD_LOGIC;   signal entrada_6_IFF_ICEINV : STD_LOGIC;   signal entrada_6_IFF_IFFDMUX : STD_LOGIC;   signal entrada_6_IFF_IFF1_RST : STD_LOGIC;   signal entrada_6_IFF_IFF1_RSTAND : STD_LOGIC;   signal entrada_7_INBUF : STD_LOGIC;   signal entrada_7_IFF_ICLK1INV : STD_LOGIC;   signal entrada_7_IFF_ICEINV : STD_LOGIC;   signal entrada_7_IFF_IFFDMUX : STD_LOGIC;   signal entrada_7_IFF_IFF1_RST : STD_LOGIC;   signal entrada_7_IFF_IFF1_RSTAND : STD_LOGIC;   signal salida_10_ENABLE : STD_LOGIC;   signal salida_10_O : STD_LOGIC;   signal salida_11_ENABLE : STD_LOGIC;   signal salida_11_O : STD_LOGIC;   signal salida_12_ENABLE : STD_LOGIC;   signal salida_12_O : STD_LOGIC;   signal salida_0_ENABLE : STD_LOGIC;   signal salida_0_O : STD_LOGIC;   signal salida_1_ENABLE : STD_LOGIC;   signal salida_1_O : STD_LOGIC;   signal salida_13_ENABLE : STD_LOGIC;   signal salida_13_O : STD_LOGIC;   signal salida_2_ENABLE : STD_LOGIC;   signal salida_2_O : STD_LOGIC;   signal salida_14_ENABLE : STD_LOGIC;   signal salida_14_O : STD_LOGIC;   signal registro_salida_M_18_DXMUX : STD_LOGIC;   signal registro_salida_M_18_XORF : STD_LOGIC;   signal registro_salida_M_18_CYINIT : STD_LOGIC;   signal registro_salida_M_18_CY0F : STD_LOGIC;   signal registro_salida_M_18_CYSELF : STD_LOGIC;   signal filtro_fir_mac_sal_sum_18_lut_O : STD_LOGIC;   signal registro_salida_M_18_DYMUX : STD_LOGIC;   signal registro_salida_M_18_XORG : STD_LOGIC;   signal filtro_fir_mac_sal_sum_18_cyo : STD_LOGIC;   signal filtro_fir_mac_sal_sum_19_lut_O : STD_LOGIC;   signal registro_salida_M_18_SRINV : STD_LOGIC;   signal registro_salida_M_18_CLKINV : STD_LOGIC;   signal registro_salida_M_18_CEINV : STD_LOGIC;   signal sal_mux_2_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_8_O : STD_LOGIC;   signal sal_mux_2_BXINV : STD_LOGIC;   signal sal_mux_2_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_9_O : STD_LOGIC;   signal sal_mux_2_BYINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF55_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_10_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF55_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_11_O : STD_LOGIC;   signal sal_mux_3_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_12_O : STD_LOGIC;   signal sal_mux_3_BXINV : STD_LOGIC;   signal sal_mux_3_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_13_O : STD_LOGIC;   signal sal_mux_3_BYINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF57_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_14_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF57_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_15_O : STD_LOGIC;   signal sal_mux_4_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_16_O : STD_LOGIC;   signal sal_mux_4_BXINV : STD_LOGIC;   signal sal_mux_4_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_17_O : STD_LOGIC;   signal sal_mux_4_BYINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF59_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_18_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF59_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_19_O : STD_LOGIC;   signal sal_mux_5_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_20_O : STD_LOGIC;   signal sal_mux_5_BXINV : STD_LOGIC;   signal sal_mux_5_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_21_O : STD_LOGIC;   signal sal_mux_5_BYINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF511_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_22_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF511_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_23_O : STD_LOGIC;   signal sal_mux_6_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_24_O : STD_LOGIC;   signal sal_mux_6_BXINV : STD_LOGIC;   signal sal_mux_6_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_25_O : STD_LOGIC;   signal sal_mux_6_BYINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF513_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_26_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF513_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_27_O : STD_LOGIC;   signal sal_mux_7_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_28_O : STD_LOGIC;   signal sal_mux_7_BXINV : STD_LOGIC;   signal sal_mux_7_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_29_O : STD_LOGIC;   signal sal_mux_7_BYINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF515_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_30_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF515_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_31_O : STD_LOGIC;   signal sal_mux_1_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_4_O : STD_LOGIC;   signal sal_mux_1_BXINV : STD_LOGIC;   signal sal_mux_1_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_5_O : STD_LOGIC;   signal sal_mux_1_BYINV : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF53_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_6_O : STD_LOGIC;   signal MUX_BLOCK_c_rom_Mmux_data_out_salida_rom_1_MUXF53_BXINV : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_7_O : STD_LOGIC;   signal sal_mux_0_F5MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_O : STD_LOGIC;   signal sal_mux_0_BXINV : STD_LOGIC;   signal sal_mux_0_F6MUX : STD_LOGIC;   signal c_rom_Mmux_data_out_salida_rom_0_1_O : STD_LOGIC;   signal sal_mux_0_BYINV : STD_LOGIC;   signal registro_salida_M_0_DXMUX : STD_LOGIC;   signal registro_salida_M_0_CYINIT : STD_LOGIC;   signal registro_salida_M_0_CY0F : STD_LOGIC;   signal registro_salida_M_0_CYSELF : STD_LOGIC;   signal filtro_fir_mac_sal_sum_0_lut_O : STD_LOGIC;   signal registro_salida_M_0_DYMUX : STD_LOGIC;   signal registro_salida_M_0_XORG : STD_LOGIC;   signal registro_salida_M_0_CYMUXG : STD_LOGIC;   signal filtro_fir_mac_sal_sum_0_cyo : STD_LOGIC;   signal registro_salida_M_0_CY0G : STD_LOGIC;   signal registro_salida_M_0_CYSELG : STD_LOGIC;   signal filtro_fir_mac_sal_sum_1_lut_O : STD_LOGIC;   signal registro_salida_M_0_SRINV : STD_LOGIC;   signal registro_salida_M_0_CLKINV : STD_LOGIC;   signal registro_salida_M_0_CEINV : STD_LOGIC;   signal registro_salida_M_2_DXMUX : STD_LOGIC;   signal registro_salida_M_2_XORF : STD_LOGIC;   signal registro_salida_M_2_CYINIT : STD_LOGIC;   signal registro_salida_M_2_CY0F : STD_LOGIC; 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本韩国欧美一区| 中文字幕一区不卡| 国产精品二三区| 视频在线观看一区| 91在线观看免费视频| 精品国产麻豆免费人成网站| 亚洲美女视频一区| 成人精品视频一区二区三区尤物| 欧美美女直播网站| 亚洲人亚洲人成电影网站色| 国产一区不卡在线| 日韩亚洲欧美在线| 日韩精品成人一区二区在线| 色综合久久久久| 国产精品久久久久毛片软件| 韩国精品主播一区二区在线观看| 欧美日韩国产一级| 一区二区成人在线观看| 成人免费毛片嘿嘿连载视频| 久久伊人中文字幕| 久久国产精品色| 日韩一二三四区| 蜜桃一区二区三区在线| 在线观看91精品国产麻豆| 亚洲午夜三级在线| 欧美性大战久久久久久久| 亚洲日本一区二区三区| av日韩在线网站| 亚洲日本成人在线观看| 色综合久久88色综合天天6| 亚洲免费资源在线播放| 91精品办公室少妇高潮对白| 亚洲视频综合在线| 色国产精品一区在线观看| 一区视频在线播放| 91免费观看视频| 一区二区不卡在线播放| 在线观看一区不卡| 亚洲国产精品综合小说图片区| 在线视频综合导航| 天天色图综合网| 日韩亚洲欧美在线| 国产成人精品亚洲日本在线桃色 | 麻豆国产欧美一区二区三区| 欧美丰满嫩嫩电影| 日韩av网站在线观看| 日韩美女视频在线| 国产精品123| 亚洲精品亚洲人成人网在线播放| 91视频国产资源| 五月婷婷综合激情| 欧美xxxxxxxx| 处破女av一区二区| 午夜不卡av免费| 久久综合九色综合97婷婷| 懂色av噜噜一区二区三区av| 亚洲欧美日韩国产成人精品影院 | thepron国产精品| 亚洲精品第1页| 欧美一卡二卡三卡| 国产99久久久精品| 亚洲成人av电影| 欧美成人福利视频| 波波电影院一区二区三区| 亚洲午夜电影网| 久久亚洲一区二区三区明星换脸 | 日韩欧美一级特黄在线播放| 国产成a人无v码亚洲福利| 亚洲一区在线看| 久久婷婷成人综合色| 色综合久久88色综合天天免费| 蜜桃视频在线观看一区二区| 亚洲品质自拍视频| 日韩欧美国产一区二区在线播放| 成人av在线观| 麻豆精品视频在线观看免费| 亚洲欧美视频在线观看视频| 久久久久久久久久久久久夜| 色婷婷av一区二区三区大白胸| 精品亚洲成av人在线观看| 亚洲在线视频免费观看| 中文字幕高清不卡| 欧美一级二级在线观看| 色综合久久88色综合天天| 国产精品资源站在线| 日韩成人一级片| 一区二区三区精品视频在线| 欧美激情一区三区| 精品少妇一区二区三区在线播放| 色综合视频在线观看| 国产黄人亚洲片| 久久国产精品99久久久久久老狼| 一区二区三区欧美亚洲| 国产色一区二区| 精品国产乱码久久久久久久| 欧美精品在线一区二区三区| 91麻豆.com| gogo大胆日本视频一区| 国产激情精品久久久第一区二区| 久久97超碰色| 麻豆一区二区三| 麻豆视频观看网址久久| 喷水一区二区三区| 午夜久久久影院| 亚洲一区电影777| 亚洲精品日日夜夜| 自拍视频在线观看一区二区| 中文字幕欧美区| 中文欧美字幕免费| 国产精品理伦片| 亚洲国产精品二十页| 久久久精品日韩欧美| 久久综合999| 久久一区二区视频| 久久精品免费在线观看| 久久久99精品久久| 中文字幕成人在线观看| 中文字幕av免费专区久久| 国产精品电影一区二区三区| 亚洲视频 欧洲视频| 一区二区三区免费观看| 亚洲午夜在线电影| 日韩av高清在线观看| 久久精品国内一区二区三区| 久久99精品久久久| 国产v日产∨综合v精品视频| 成人免费高清在线观看| 91久久精品午夜一区二区| 欧美肥妇bbw| 国产网红主播福利一区二区| 欧美激情一区二区在线| 亚洲精品自拍动漫在线| 天天操天天色综合| 精品在线一区二区| 丁香天五香天堂综合| 欧美最猛性xxxxx直播| 日韩一级免费观看| 国产精品乱码一区二三区小蝌蚪| 亚洲欧洲日韩女同| 日韩avvvv在线播放| 国产伦精品一区二区三区视频青涩| 懂色av一区二区三区蜜臀| 在线看日本不卡| 精品国产一区二区国模嫣然| 亚洲视频综合在线| 麻豆成人91精品二区三区| 成人精品视频一区| 欧美精品免费视频| 欧美激情自拍偷拍| 天堂成人国产精品一区| 国产成+人+日韩+欧美+亚洲| 欧美性生活大片视频| 久久一日本道色综合| 亚洲国产精品一区二区久久恐怖片| 蜜臀av性久久久久av蜜臀妖精| 99综合电影在线视频| 911精品产国品一二三产区| 国产日产欧美一区| 日本强好片久久久久久aaa| 成人av免费在线播放| 精品国产乱子伦一区| 亚洲高清不卡在线| 99久久久久久99| 国产午夜亚洲精品理论片色戒 | 国产成人aaa| 欧美精选一区二区| 亚洲视频你懂的| 国产成人精品免费在线| 欧美一二三区精品| 亚洲蜜臀av乱码久久精品蜜桃| 国产精品亚洲第一| 欧美丰满一区二区免费视频| 亚洲欧美福利一区二区| 国产成a人亚洲| 精品久久人人做人人爽| 天天影视网天天综合色在线播放| 97久久精品人人爽人人爽蜜臀 | 亚洲精品ww久久久久久p站| 国产精品资源网站| 日韩免费高清av| 天天综合色天天| 欧美三级电影在线看| 亚洲欧美成人一区二区三区| 国产成人午夜片在线观看高清观看| 欧美一卡2卡三卡4卡5免费| 亚洲国产精品一区二区尤物区| 91网站最新网址| 亚洲少妇中出一区| 91免费视频大全| 亚洲乱码日产精品bd| gogo大胆日本视频一区| 国产精品热久久久久夜色精品三区| 狠狠久久亚洲欧美| 精品欧美一区二区三区精品久久| 天天操天天色综合| 欧美精品免费视频| 日韩电影在线一区二区| 日韩精品资源二区在线| 九一九一国产精品| ww亚洲ww在线观看国产|