亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? altsyncram_apb1.tdf

?? uart_regs core目錄下為Altera的IP宏功能模塊
?? TDF
?? 第 1 頁 / 共 2 頁
字號(hào):
--altsyncram ADDRESS_ACLR_A=NONE ADDRESS_ACLR_B=NONE ADDRESS_REG_B=CLOCK1 DEVICE_FAMILY=Stratix INDATA_ACLR_A=NONE OPERATION_MODE=DUAL_PORT OUTDATA_ACLR_B=NONE OUTDATA_REG_B=UNREGISTERED RAM_BLOCK_TYPE=AUTO RDCONTROL_ACLR_B=NONE RDCONTROL_REG_B=CLOCK1 READ_DURING_WRITE_MODE_MIXED_PORTS=DONT_CARE WIDTH_A=10 WIDTH_B=10 WIDTH_BYTEENA_A=2 WIDTH_BYTEENA_B=2 WIDTHAD_A=4 WIDTHAD_B=4 WRCONTROL_ACLR_A=NONE address_a address_b clock0 clock1 clocken1 data_a q_b wren_a
--VERSION_BEGIN 4.0 cbx_altsyncram 2003:12:02:15:28:30:SJ cbx_lpm_compare 2003:09:10:10:27:44:SJ cbx_lpm_decode 2003:03:25:17:43:04:SJ cbx_lpm_mux 2003:10:21:14:09:22:SJ cbx_mgl 2004:01:13:14:00:54:SJ cbx_stratix 2003:12:15:10:23:28:SJ cbx_stratixii 2003:11:06:16:12:54:SJ cbx_util 2003:12:05:10:31:30:SJ  VERSION_END


--  Copyright (C) 1988-2004 Altera Corporation
--  Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
--  support information,  device programming or simulation file,  and any other
--  associated  documentation or information  provided by  Altera  or a partner
--  under  Altera's   Megafunction   Partnership   Program  may  be  used  only
--  to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
--  other  use  of such  megafunction  design,  netlist,  support  information,
--  device programming or simulation file,  or any other  related documentation
--  or information  is prohibited  for  any  other purpose,  including, but not
--  limited to  modification,  reverse engineering,  de-compiling, or use  with
--  any other  silicon devices,  unless such use is  explicitly  licensed under
--  a separate agreement with  Altera  or a megafunction partner.  Title to the
--  intellectual property,  including patents,  copyrights,  trademarks,  trade
--  secrets,  or maskworks,  embodied in any such megafunction design, netlist,
--  support  information,  device programming or simulation file,  or any other
--  related documentation or information provided by  Altera  or a megafunction
--  partner, remains with Altera, the megafunction partner, or their respective
--  licensors. No other licenses, including any licenses needed under any third
--  party's intellectual property, are provided herein.


FUNCTION stratix_ram_block (clk0, clk1, clr0, clr1, ena0, ena1, portaaddr[15..0], portabyteenamasks[15..0], portadatain[143..0], portawe, portbaddr[15..0], portbbyteenamasks[15..0], portbdatain[143..0], portbrewe)
WITH ( 	CONNECTIVITY_CHECKING,	DATA_INTERLEAVE_OFFSET_IN_BITS,	DATA_INTERLEAVE_WIDTH_IN_BITS,	INIT_FILE,	INIT_FILE_LAYOUT,	LOGICAL_RAM_NAME,	mem1,	mem2,	mem3,	mem4,	mem5,	mem6,	mem7,	mem8,	mem9,	MIXED_PORT_FEED_THROUGH_MODE,	OPERATION_MODE,	PORT_A_ADDRESS_CLEAR,	PORT_A_ADDRESS_WIDTH,	PORT_A_BYTE_ENABLE_CLEAR,	PORT_A_BYTE_ENABLE_MASK_WIDTH,	PORT_A_DATA_IN_CLEAR,	PORT_A_DATA_OUT_CLEAR,	PORT_A_DATA_OUT_CLOCK,	PORT_A_DATA_WIDTH,	PORT_A_FIRST_ADDRESS,	PORT_A_FIRST_BIT_NUMBER,	PORT_A_LAST_ADDRESS,	PORT_A_LOGICAL_RAM_DEPTH,	PORT_A_LOGICAL_RAM_WIDTH,	PORT_A_WRITE_ENABLE_CLEAR,	PORT_B_ADDRESS_CLEAR,	PORT_B_ADDRESS_CLOCK,	PORT_B_ADDRESS_WIDTH,	PORT_B_BYTE_ENABLE_CLEAR,	PORT_B_BYTE_ENABLE_CLOCK,	PORT_B_BYTE_ENABLE_MASK_WIDTH,	PORT_B_DATA_IN_CLEAR,	PORT_B_DATA_IN_CLOCK,	PORT_B_DATA_OUT_CLEAR,	PORT_B_DATA_OUT_CLOCK,	PORT_B_DATA_WIDTH,	PORT_B_FIRST_ADDRESS,	PORT_B_FIRST_BIT_NUMBER,	PORT_B_LAST_ADDRESS,	PORT_B_LOGICAL_RAM_DEPTH,	PORT_B_LOGICAL_RAM_WIDTH,	PORT_B_READ_ENABLE_WRITE_ENABLE_CLEAR,	PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK,	RAM_BLOCK_TYPE) 
RETURNS ( portadataout[143..0], portbdataout[143..0]);

--synthesis_resources = ram_bits (auto) 160 
SUBDESIGN altsyncram_apb1
( 
	address_a[3..0]	:	input;
	address_b[3..0]	:	input;
	clock0	:	input;
	clock1	:	input;
	clocken1	:	input;
	data_a[9..0]	:	input;
	q_b[9..0]	:	output;
	wren_a	:	input;
) 
VARIABLE 
	ram_block2a0 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 4,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 0,
			PORT_A_LAST_ADDRESS = 15,
			PORT_A_LOGICAL_RAM_DEPTH = 16,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 4,
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 0,
			PORT_B_LAST_ADDRESS = 15,
			PORT_B_LOGICAL_RAM_DEPTH = 16,
			PORT_B_LOGICAL_RAM_WIDTH = 10,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block2a1 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 4,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 1,
			PORT_A_LAST_ADDRESS = 15,
			PORT_A_LOGICAL_RAM_DEPTH = 16,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 4,
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 1,
			PORT_B_LAST_ADDRESS = 15,
			PORT_B_LOGICAL_RAM_DEPTH = 16,
			PORT_B_LOGICAL_RAM_WIDTH = 10,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block2a2 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 4,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 2,
			PORT_A_LAST_ADDRESS = 15,
			PORT_A_LOGICAL_RAM_DEPTH = 16,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 4,
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 2,
			PORT_B_LAST_ADDRESS = 15,
			PORT_B_LOGICAL_RAM_DEPTH = 16,
			PORT_B_LOGICAL_RAM_WIDTH = 10,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block2a3 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 4,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 3,
			PORT_A_LAST_ADDRESS = 15,
			PORT_A_LOGICAL_RAM_DEPTH = 16,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 4,
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 3,
			PORT_B_LAST_ADDRESS = 15,
			PORT_B_LOGICAL_RAM_DEPTH = 16,
			PORT_B_LOGICAL_RAM_WIDTH = 10,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block2a4 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 4,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 4,
			PORT_A_LAST_ADDRESS = 15,
			PORT_A_LOGICAL_RAM_DEPTH = 16,
			PORT_A_LOGICAL_RAM_WIDTH = 10,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 4,
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 4,
			PORT_B_LAST_ADDRESS = 15,
			PORT_B_LOGICAL_RAM_DEPTH = 16,
			PORT_B_LOGICAL_RAM_WIDTH = 10,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block2a5 : stratix_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			INIT_FILE_LAYOUT = "port_b",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩一区二区电影网| 91精品婷婷国产综合久久性色| 久久国产福利国产秒拍| 日欧美一区二区| 日韩av不卡在线观看| 日本特黄久久久高潮| 麻豆精品在线看| 国产精品一区二区无线| 成人在线综合网| 色综合中文字幕国产| 成人动漫视频在线| 色综合天天视频在线观看| 91免费视频大全| 91超碰这里只有精品国产| 欧美大白屁股肥臀xxxxxx| 久久精品水蜜桃av综合天堂| 中文天堂在线一区| 一区二区三区四区视频精品免费 | 欧美电影免费观看高清完整版在线观看 | 久久综合中文字幕| 欧美国产一区二区在线观看| 亚洲欧洲精品一区二区三区不卡| 亚洲精品视频免费看| 美腿丝袜亚洲一区| 成人激情图片网| 日韩一本二本av| 欧美激情综合在线| 日韩电影在线看| 丁香桃色午夜亚洲一区二区三区| 日本高清不卡视频| 国产网站一区二区| 亚洲国产aⅴ天堂久久| 国产高清久久久| 欧美艳星brazzers| 中文字幕乱码久久午夜不卡| 亚洲宅男天堂在线观看无病毒| 蜜臀av一区二区在线免费观看| 国产98色在线|日韩| 欧美日韩国产天堂| 中文字幕日本乱码精品影院| 日韩av电影免费观看高清完整版| 成人午夜免费视频| 日韩免费看的电影| 亚洲国产精品久久人人爱蜜臀| 国产成人免费在线视频| 欧美日韩1234| 亚洲精品视频在线观看网站| 国产成人免费视频| 精品成人佐山爱一区二区| 亚洲国产成人高清精品| jiyouzz国产精品久久| 精品国产123| 久久黄色级2电影| 91精品国产一区二区三区蜜臀| 中文字幕在线观看不卡视频| 国产精选一区二区三区| 日韩欧美亚洲国产另类| 亚洲国产综合在线| 在线观看区一区二| 一区二区三区四区在线免费观看| 成人av午夜电影| 国产日韩欧美a| 国产成人8x视频一区二区| 精品国产一区二区三区不卡| 日韩激情中文字幕| 制服丝袜亚洲色图| 蜜桃av一区二区| 欧美一区二区三区视频免费播放 | 蜜臂av日日欢夜夜爽一区| 欧美探花视频资源| 亚洲线精品一区二区三区八戒| 色伊人久久综合中文字幕| 亚洲色图欧洲色图婷婷| 99精品视频一区| 一区二区三区四区激情| 欧美日韩精品一区二区| 午夜精品福利一区二区蜜股av| 欧美另类高清zo欧美| 美女一区二区在线观看| 精品播放一区二区| 国产成人av福利| 国产精品国产a| 欧美性色aⅴ视频一区日韩精品| 亚洲自拍都市欧美小说| 欧美日韩国产免费一区二区| 日韩影院免费视频| 欧美成人女星排行榜| 国产乱对白刺激视频不卡| 国产精品入口麻豆原神| 色婷婷精品久久二区二区蜜臂av | 国产成人综合亚洲网站| 亚洲日本在线看| 欧美欧美欧美欧美| 国产高清在线观看免费不卡| 国产精品久久久久久亚洲毛片| 91久久精品一区二区三区| 日本中文一区二区三区| 国产日本亚洲高清| 欧美色视频一区| 国产91精品一区二区| 亚洲久草在线视频| 日韩三级在线观看| 91在线视频观看| 蜜臀av在线播放一区二区三区| 国产精品人成在线观看免费 | 精品美女一区二区| bt7086福利一区国产| 免费在线观看视频一区| 国产精品久久久久久一区二区三区 | 国内精品久久久久影院薰衣草| 国产免费观看久久| 91精品国产综合久久精品性色| 国产成人精品免费看| 午夜影院在线观看欧美| 中文字幕亚洲综合久久菠萝蜜| 欧美一区午夜视频在线观看 | 国产一区二区三区在线观看免费视频| 国产精品不卡在线| 欧美大度的电影原声| 欧美色中文字幕| k8久久久一区二区三区| 国产一区在线看| 婷婷国产在线综合| 亚洲精品日韩一| 久久久精品2019中文字幕之3| 欧美日精品一区视频| 99re66热这里只有精品3直播 | 色琪琪一区二区三区亚洲区| 国产一区 二区| 久久av老司机精品网站导航| 亚洲综合在线视频| 亚洲色欲色欲www| 日本一区二区三区高清不卡| 日韩一级黄色片| 日韩一区和二区| 欧美疯狂做受xxxx富婆| 欧美性受xxxx黑人xyx| 色欧美88888久久久久久影院| 春色校园综合激情亚洲| 国产在线视频精品一区| 久久精品噜噜噜成人88aⅴ| 青青草伊人久久| 免费观看在线色综合| 日本在线观看不卡视频| 日韩国产欧美在线观看| 五月天丁香久久| 爽好多水快深点欧美视频| 日韩av高清在线观看| 日韩高清一级片| 久久99国产精品免费网站| 日韩不卡免费视频| 美女视频第一区二区三区免费观看网站| 亚洲福利国产精品| 日韩精品久久理论片| 免费精品视频最新在线| 国产做a爰片久久毛片 | 自拍偷拍亚洲综合| 亚洲人成精品久久久久| 亚洲在线观看免费| 日韩精品电影在线观看| 另类综合日韩欧美亚洲| 国产成人亚洲综合a∨猫咪| 丁香六月久久综合狠狠色| 91女人视频在线观看| 欧美日韩mp4| 久久美女高清视频| 最新不卡av在线| 日韩精品视频网| 国产盗摄一区二区三区| 91久久精品一区二区三| 91精品国产免费久久综合| 久久先锋影音av鲁色资源网| 中文一区在线播放| 午夜在线成人av| 国产高清在线观看免费不卡| 91蝌蚪国产九色| 日韩亚洲国产中文字幕欧美| 国产亚洲女人久久久久毛片| 亚洲欧洲国产日韩| 日本特黄久久久高潮| 高清不卡一二三区| 欧美三级视频在线播放| 久久综合丝袜日本网| 亚洲精品高清在线观看| 精品综合免费视频观看| 91麻豆国产自产在线观看| 91精品国产入口在线| 国产精品久久毛片av大全日韩| 天天影视色香欲综合网老头| 国产伦精品一区二区三区免费迷 | 久久91精品久久久久久秒播| 99久久免费国产| 日韩精品专区在线影院重磅| 亚洲视频中文字幕| 精品亚洲国内自在自线福利| 色婷婷精品久久二区二区蜜臂av | 青娱乐精品视频| 91久久线看在观草草青青| 国产亚洲精品bt天堂精选| 首页国产欧美日韩丝袜|