亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? cb_generator.pl

?? Avalon總線下的PWM的IP模塊?;赩HDL語言。
?? PL
?? 第 1 頁 / 共 3 頁
字號(hào):
# | file: cb_generator.pl# |# | This SOPC Builder Generator program is provided by# | the Component Builder application. It is copied# | straight across and is data-driven from its command# | line arguments and the PTF files referenced.# |# | Its purpose is to construct an HDL "wrapper" for# | a particular instance of a particular SOPC Builder# | peripheral. This wrapper resolves the instance# | name and any HDL parameterization.# |# +-------------------------------------------# +-------------------------------------------# |use strict;use format_conversion_utils;use ptf_parse;use wiz_utils;use europa_all;use run_system_command_utils;# |# +-------------------------------------------# +-------------------------------------------# |# | first pass: include all of generator_libarary.pm RIGHT HERE.# | dvb04.08.02# | then prune down to actual functionality.# |# | TODO: Rewrite this whole file into something readable# | this is much more confusing than I'm comfortable with. dvb04.# | (though it does seem to work.)# |my $DEBUG_DEFAULT_GEN = 1;#This is the global hash of arguments passed in by the generator programmy $generator_hr = {		     wrapper_args => {				      make_wrapper => 0,				      top_module_name => "",				      simulate_hdl => 1,				      ports => "",				     },		     class_ptf_hr => "",		     module_ptf_hr => "",		     system_ptf_hr => "",		     language => "",		     external_args => "",		     external_args_hr => "",		     project_path_widget => "__PROJECT_DIRECTORY__",		     generator_mode => "silent",		    };sub generator_print_verbose{  my ($info) = (@_);  if($generator_hr->{generator_mode} eq "verbose"){    print("cb_generator.pl: ".$info);  }}sub generator_enable_mode{  my ($mode) = (@_);  $generator_hr->{generator_mode} = $mode;}sub generator_get_system_ptf_handle{   return $generator_hr->{system_ptf_hr};}sub generator_get_language{  return $generator_hr->{language};}sub generator_get_class_ptf_handle{  return $generator_hr->{class_ptf_hr};}sub default_ribbit{  my ($arg) = (@_);  &ribbit("\n\n--Error: default_gen_lib: $arg\n");  }sub _copy_files{  my ($dest_dir, $source_dir, @files) = (@_);  my $function_name;    #validate args  &default_ribbit("No target dir for function copy_files!")  unless ($dest_dir ne "");    &default_ribbit("No source dir for function copy_files!")  unless ($source_dir ne "");  &default_ribbit("No files for function copy_files!")  unless (@files != 0);    #check for valid directories  opendir (SDIR, $source_dir) or     &default_ribbit("can't open $source_dir !");    opendir (DDIR, $dest_dir) or    &default_ribbit("can't open $dest_dir !");      foreach my $source_file(@files){    # |    # | Separate out the source subdir and the source filename    # |    my $source_subdir = "";    my $source_filename = $source_file;    if($source_filename =~ /^(.*)\/(.*)$/)  # break on last slash    {      $source_subdir = "/$1"; # embed its leading slash, for concatty      $source_filename = $2;    }    my $source_fullpath = "$source_dir$source_subdir/$source_filename";    my $dest_fullpath = "$dest_dir/$source_filename";    &Perlcopy($source_fullpath, $dest_fullpath);    &generator_print_verbose("Copying file: \"$source_fullpath\""            . " to \"$dest_fullpath\".\n");  }  closedir (SDIR);  closedir (DDIR);}sub get_module_wrapper_arg_hash_from_system_ptf_file{  my $module_ptf_hr = $generator_hr->{module_ptf_hr};    my @list_of_sections = ("MASTER","SLAVE","PORT_WIRING");  my @port_list;  foreach my $section(@list_of_sections){    my $number = get_child_count($module_ptf_hr, $section);    for(my $initial=0; $initial < $number; $initial++){            my $interface_section = get_child($module_ptf_hr, $initial, $section);	      my $interface_section_name = get_data($interface_section);      my $port_wiring_section;      if($section ne "PORT_WIRING"){	$port_wiring_section = 	  get_child_by_path($module_ptf_hr, $section." ".$interface_section_name."/PORT_WIRING");	      }else{	$port_wiring_section =	  get_child_by_path($module_ptf_hr, $section);      }      my $num_ports = get_child_count($port_wiring_section, "PORT");      foreach(my $port_count = 0; $port_count < $num_ports; $port_count++){	my $port = get_child($port_wiring_section, $port_count, "PORT");		my %port_info_struct;	$port_info_struct{name} = get_data($port);	$port_info_struct{direction} = get_data_by_path($port, "direction");	$port_info_struct{width} = get_data_by_path($port, "width");	$port_info_struct{vhdl_record_name} = get_data_by_path($port, "vhdl_record_name");	$port_info_struct{vhdl_record_type} = get_data_by_path($port, "vhdl_record_type");		push(@port_list, \%port_info_struct);	      }    }	  }  $generator_hr->{wrapper_args}{ports} = \@port_list;}sub generator_make_module_wrapper{  my ($simulate_hdl, $top_module_name, $module_language) = (@_);  &default_ribbit("generator_make_module_wrapper: no arg0 passed in for simulate_hdl\n")    if($simulate_hdl eq '');  &default_ribbit("generator_make_module_wrapper: no arg1 passed in for top_module_name\n")    unless($top_module_name);  $generator_hr->{wrapper_args}{simulate_hdl} = $simulate_hdl;  $generator_hr->{wrapper_args}{top_module_name} = $top_module_name;  $generator_hr->{wrapper_args}{make_wrapper} = 1;  $generator_hr->{wrapper_args}{module_language} = $module_language;}# |# | recognize varous number forms,# | return 'h0123abcd-ish.# |sub turn_anything_into_appropriate_string($$$$)	{	my ($value,$type,$editable,$module_language) = (@_);    return $value if($value =~ /^\"/);   # quoted string: unscathed    return $value if($type eq "string"); # string: anything is ok        return $value if(!$editable);        # and you know, if you can't change it, keep it!        	# |	# | first, convert to a number	# |	my $base = 10;	my $n = $value;	my $width = 32;	my $number = 0;		$value = lc($value); # lower case		if($value =~ /^([0-9]*)\'([hbo])(.*)$/)		{		# | tick notation: AOK for verilog		if($module_language eq "verilog")			{			$number = $value;			}		# |		# | note: at this point, we could notice if the		# | result should be vhdl binary, and convert		# | to that, avoiding the precision-losing		# | integer intermediary		# |		# | (alternatively, we could use a binary string		# | always as the intermediate form, rather than		# | a precision-losing int.)		# |		else			{			$width = $1;			my $baseletter = $2;			my $digits = $3;						if($baseletter eq "h")				{				$base = 16;				}			elsif($baseletter eq "b")				{				$base = 2;				}			elsif($baseletter eq "o") # must be				{				$base = 8;				}						$digits =~ s/[ _-]//g; # crush out dividing value						while(length($digits) > 0)				{				my $digit = substr($digits,0,1);				$digits = substr($digits,1);				my $digitvalue = hex($digit); # how handy				$number = $number * $base + $digitvalue;				}			}		}	elsif($value =~ /^0x(.*)$/)		{		$number = hex($1);		}	else  # try for decimal		{		$number = int(1 * $value);		}		# |	# | ok, we have a number. If our target type	# | is "std_logic_vector(this downto that)"	# | for tricky VHDL, we	# | must quote a binary string out of it.	# |		if(($module_language eq "vhdl") and ($type =~ /^.*\((\d+) downto (\d+)\).*$/))		{		my ($high_bit,$low_bit) = ($1,$2);		my $binary = "";		for(my $bit = $low_bit; $bit <= $high_bit; $bit++)			{			$binary = ($number % 2) . $binary;			$number = int($number >> 1);			}				$number = '"' . $binary . '"';		}		return $number;	}## return @array of vhdl libraries, if any, from the class.ptfsub get_libraries(){    my $class_ptf = generator_get_class_ptf_handle();    my @libraries;    my $libraries_ptf = get_child_by_path($class_ptf,"CLASS/CB_GENERATOR/LIBRARIES");    if($libraries_ptf)        {        my $library_count = get_child_count($libraries_ptf,"library");        for(my $i = 0; $i < $library_count; $i++)        {            my $library_ptf = get_child($libraries_ptf,$i,"library");            my $library_name = get_data($library_ptf);            push(@libraries,$library_name);        }    }    return @libraries;}sub _generator_make_module_wrapper	{    my $wrapper_args = $generator_hr->{wrapper_args};  my $no_black_box = $wrapper_args->{simulate_hdl};  my $top_module_name = $wrapper_args->{top_module_name};  my $language = $generator_hr->{language};  my @external_args = @{$generator_hr->{external_args}};  my $module_ptf_hr = $generator_hr->{module_ptf_hr};  ### Build Module  my $project = e_project->new(@external_args);  my $top = $project->top();    # add the ports to the system module  my @ports;    foreach my $port_hash(@{$wrapper_args->{ports}}){    my $porto = e_port->new({			     name => $port_hash->{name},			     width => $port_hash->{width},			     direction => $port_hash->{direction},			     vhdl_record_name => $port_hash->{vhdl_record_name},			     vhdl_record_type => $port_hash->{vhdl_record_type}			    });    push(@ports, $porto);  }  $top->add_contents(@ports);      # +----------------------------------------    # | Get parameters from class.ptf    # | create @array of parameters, eacho    # | one like name=>, default=>, type=>,    # |      # | These are the definitions of parameters for    # | ANY instance of this module; we need to     # | have them in the "wrapee" module so that    # | when the system bus is knitted together    # | the parameter types can be properly used.    # |    # | (as it turns out, verilog doesnt need    # | them, but vhld does)    # |

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品剧情在线观看| av电影天堂一区二区在线观看| 精品sm在线观看| 色悠悠亚洲一区二区| 狠狠网亚洲精品| 亚洲一卡二卡三卡四卡无卡久久| 精品成人a区在线观看| 欧美蜜桃一区二区三区 | 粉嫩av亚洲一区二区图片| 亚洲一区视频在线| 亚洲欧美一区二区在线观看| 欧美成人精品二区三区99精品| 欧美系列日韩一区| 7777精品伊人久久久大香线蕉最新版| www.日韩在线| 麻豆久久久久久| 亚洲综合激情网| 国产精品乱人伦一区二区| 日韩精品一区二区三区中文精品| 色成人在线视频| bt欧美亚洲午夜电影天堂| 国产精品一区二区三区99| 免费在线观看视频一区| 亚洲伊人色欲综合网| 亚洲你懂的在线视频| 国产精品理论片在线观看| 久久精品视频一区二区| www一区二区| 欧美电影免费观看高清完整版在线观看| 91豆麻精品91久久久久久| 色综合久久99| 91在线码无精品| 99久久久无码国产精品| 99视频精品免费视频| 国产成人免费9x9x人网站视频| 精品一区二区三区在线观看 | 日韩欧美一区在线| 91高清视频在线| 91美女在线观看| 91小视频免费看| 91色视频在线| 色婷婷av一区二区三区gif| av在线播放一区二区三区| 波多野结衣亚洲一区| 成人av先锋影音| 暴力调教一区二区三区| 99久久国产综合精品麻豆| 91玉足脚交白嫩脚丫在线播放| 99这里只有精品| 在线观看国产日韩| 欧美美女喷水视频| 日韩视频一区二区在线观看| 日韩午夜在线影院| 久久久噜噜噜久久人人看 | 欧美日韩国产一级二级| 在线播放日韩导航| 国产99精品国产| 精品综合久久久久久8888| 国产成人综合自拍| 99精品久久免费看蜜臀剧情介绍| 91亚洲国产成人精品一区二三| 在线免费亚洲电影| 欧美巨大另类极品videosbest | 久久99久久久欧美国产| 国产精品白丝jk黑袜喷水| 94-欧美-setu| 欧美日韩精品一区二区在线播放| 69精品人人人人| 久久久久久亚洲综合影院红桃| 国产精品久久久久久久久晋中 | 中文乱码免费一区二区| 亚洲视频一区二区免费在线观看| 亚洲一区在线观看免费| 久久97超碰色| 99国内精品久久| 日韩亚洲电影在线| 国产精品成人免费在线| 亚洲国产精品视频| 韩国成人在线视频| 99精品视频在线播放观看| 884aa四虎影成人精品一区| 精品av久久707| 亚洲精品免费在线播放| 欧美aaa在线| 91精品国产综合久久国产大片| 欧美va在线播放| 一区二区三区在线不卡| 久久国产乱子精品免费女| 97精品电影院| 精品国产乱码久久久久久蜜臀| 亚洲色图视频网站| 精品一区二区三区久久久| 色天天综合色天天久久| 精品国产亚洲在线| 一区二区三区在线免费视频| 国产精品夜夜爽| 欧美精品日韩一区| 亚洲视频一二三区| 国产激情视频一区二区在线观看| 欧美日韩色一区| 国产精品久久久久9999吃药| 蜜臀99久久精品久久久久久软件| 日本道色综合久久| 日本一区二区成人在线| 日本不卡在线视频| 色哟哟一区二区在线观看| 国产亚洲欧美在线| 麻豆精品视频在线观看免费| 欧美自拍偷拍一区| 国产精品福利一区| 激情伊人五月天久久综合| 欧美色手机在线观看| 亚洲欧美在线高清| 成人永久免费视频| 欧美精品一区二区三区视频| 日韩国产在线一| 欧洲人成人精品| 亚洲三级小视频| 成人国产精品免费观看| 国产欧美精品国产国产专区 | 日本va欧美va欧美va精品| 欧美艳星brazzers| 亚洲欧美日韩电影| a在线播放不卡| 国产精品伦一区| 成人免费黄色大片| 中文字幕 久热精品 视频在线 | 玉米视频成人免费看| 99国产精品久久久久久久久久| 欧美国产在线观看| 成人免费看片app下载| 国产欧美日本一区视频| 国产精品亚洲视频| 国产欧美va欧美不卡在线 | 日韩欧美国产wwwww| 视频一区免费在线观看| 欧美人牲a欧美精品| 性做久久久久久免费观看欧美| 欧美图区在线视频| 亚洲国产欧美在线| 欧美色网一区二区| 午夜视频一区在线观看| 91精品国产综合久久久久久久| 日韩国产欧美在线播放| 7799精品视频| 韩国一区二区在线观看| 久久久久国产精品人| 国v精品久久久网| 亚洲欧洲精品天堂一级| 91看片淫黄大片一级在线观看| 亚洲免费在线看| 欧美日韩精品是欧美日韩精品| 日韩av电影天堂| 精品精品国产高清a毛片牛牛| 国产成人免费在线| 亚洲乱码日产精品bd| 欧美日韩一区视频| 麻豆国产精品一区二区三区| 精品处破学生在线二十三| 成人在线视频一区| 粉嫩久久99精品久久久久久夜| 国产精品久久久爽爽爽麻豆色哟哟| 成人国产精品免费| 亚洲高清久久久| 欧美xfplay| 99精品国产99久久久久久白柏| 五月天中文字幕一区二区| 日韩视频在线你懂得| 成人午夜大片免费观看| 亚洲主播在线观看| 精品国产精品网麻豆系列| 成人av在线资源网站| 亚洲成人www| 久久青草欧美一区二区三区| 91视频免费播放| 奇米影视一区二区三区| 欧美韩国日本一区| 91麻豆免费观看| 欧美精品一区男女天堂| 国产揄拍国内精品对白| 中文字幕在线一区二区三区| 欧美视频在线观看一区二区| 激情欧美一区二区| 国产精品美女久久久久久久| 91精品蜜臀在线一区尤物| 国产福利一区二区三区| 亚洲一二三四久久| 久久久国产午夜精品| 欧美日韩激情一区二区三区| 国产精品一区二区久激情瑜伽| 亚洲精品久久久久久国产精华液| 日韩一区二区免费电影| 97精品视频在线观看自产线路二| 日韩精品午夜视频| 日韩久久一区二区| 久久一区二区视频| 欧美日韩午夜精品| 99re视频精品| 国产剧情在线观看一区二区| 午夜欧美视频在线观看|