亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? edge.rpt

?? PLL是數(shù)字鎖相環(huán)設(shè)計(jì)源程序, 其中, Fi是輸入頻率(接收數(shù)據(jù)), Fo(Q5)是本地輸出頻率. 目的是從輸入數(shù)據(jù)中提取時(shí)鐘信號(hào)(Q5), 其頻率與數(shù)據(jù)速率一致, 時(shí)鐘上升沿鎖定
?? RPT
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
Project Information                                  e:\myexample\pll\edge.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/05/2003 18:20:08

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

edge      EPF10K10LC84-3   2      1      0    0         0  %    2        0  %

User Pins:                 2      1      0  



Device-Specific Information:                         e:\myexample\pll\edge.rpt
edge

***** Logic for device 'edge' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V        I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  i  c  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  n  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
       out | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                         e:\myexample\pll\edge.rpt
edge

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B2       2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             1/53     (  1%)
Total logic cells used:                          2/576    (  0%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   2/2304    (  0%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      2
Total flipflops required:                        2
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   2   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   2   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  



Device-Specific Information:                         e:\myexample\pll\edge.rpt
edge

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  ck
   2      -     -    -    --      INPUT                0    0    0    1  in


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         e:\myexample\pll\edge.rpt
edge

** OUTPUTS **

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产视频在线| 日韩av电影免费观看高清完整版| 欧美日韩成人综合| 大胆欧美人体老妇| 日本美女一区二区三区| 亚洲人123区| 久久久精品日韩欧美| 7777精品伊人久久久大香线蕉的| 94-欧美-setu| 国产精品综合网| 麻豆一区二区在线| 亚洲一区二区综合| 国产精品白丝在线| 亚洲精品在线观| 欧美一区二区三区视频免费播放| 91片在线免费观看| 国产成人av影院| 黑人精品欧美一区二区蜜桃 | 国产成人夜色高潮福利影视| 香蕉影视欧美成人| 有码一区二区三区| 国产精品国产自产拍在线| 久久久www免费人成精品| 欧美电影在线免费观看| 色成年激情久久综合| 99热在这里有精品免费| 久久草av在线| 色狠狠一区二区| 欧美一级一区二区| 亚洲色图.com| 国产精品网曝门| 中文字幕亚洲欧美在线不卡| 亚洲制服丝袜av| 亚洲午夜激情网页| 国产成人午夜视频| 天天色图综合网| 日本欧美在线看| 日韩一区二区中文字幕| 欧美人与性动xxxx| 在线这里只有精品| 色噜噜狠狠色综合中国| 一本色道亚洲精品aⅴ| 在线观看日韩av先锋影音电影院| 91免费观看视频在线| 一本久久精品一区二区| 91性感美女视频| 国产精品自拍网站| 成人精品视频网站| 国产精品一区二区在线观看不卡| 国产精品乱码人人做人人爱| 日本一区二区三区四区在线视频| 久久婷婷国产综合国色天香| 久久蜜桃一区二区| 亚洲国产精品v| 九九国产精品视频| 国产一区二区在线观看免费| 九九在线精品视频| 成人精品视频一区二区三区尤物| 成人av电影在线网| 91国产免费看| 日韩一区二区视频| 久久久精品一品道一区| 国产精品午夜在线| 亚洲美女区一区| 日本亚洲三级在线| 国产91丝袜在线播放0| 99re这里只有精品首页| 欧美视频中文一区二区三区在线观看| 精品视频在线视频| 亚洲精品一线二线三线无人区| 国产视频一区二区在线| 亚洲另类在线视频| 美腿丝袜一区二区三区| av亚洲产国偷v产偷v自拍| 在线免费亚洲电影| 欧美不卡一二三| 亚洲乱码日产精品bd| 麻豆国产91在线播放| 不卡的电影网站| 欧美一区二区三区人| 欧美激情在线观看视频免费| 午夜视频在线观看一区二区三区| 国内精品免费**视频| 一本一道久久a久久精品综合蜜臀| 欧美精品在线观看播放| 中文字幕欧美日韩一区| 天堂成人国产精品一区| 懂色av一区二区三区免费观看| 欧美日韩一级大片网址| 国产欧美精品区一区二区三区 | 亚洲猫色日本管| 美日韩一区二区| 一本色道久久综合亚洲91 | 亚洲亚洲精品在线观看| 国产伦精品一区二区三区免费| 欧美主播一区二区三区美女| 久久婷婷久久一区二区三区| 五月婷婷综合激情| a4yy欧美一区二区三区| 日韩一区二区三区三四区视频在线观看| 中文字幕在线观看一区二区| 精品一区二区精品| 欧美日韩黄视频| 日韩理论片一区二区| 国产麻豆精品久久一二三| 欧美一区二区视频观看视频 | 亚洲日本在线天堂| 狠狠色丁香久久婷婷综合_中 | 九九**精品视频免费播放| 欧美吞精做爰啪啪高潮| 国产精品美女久久久久aⅴ国产馆| 色欧美片视频在线观看| 国产午夜精品久久久久久免费视 | 石原莉奈在线亚洲二区| 一本色道久久加勒比精品| 国产欧美一区二区在线观看| 麻豆国产精品视频| 在线不卡中文字幕播放| 亚洲一级二级三级在线免费观看| 粉嫩高潮美女一区二区三区 | 国产精品对白交换视频| 国产成人免费视频| 精品国产一区二区亚洲人成毛片 | 国产成人在线看| 日韩精品最新网址| 日本一区中文字幕| 欧美人体做爰大胆视频| 亚洲国产精品一区二区尤物区| 波多野结衣在线一区| 国产亚洲欧美在线| 国产河南妇女毛片精品久久久| 精品成a人在线观看| 捆绑变态av一区二区三区| 日韩亚洲欧美成人一区| 久久精品免费观看| 精品国产一区二区三区忘忧草| 极品销魂美女一区二区三区| 日韩精品中午字幕| 国产综合色在线| 国产女人水真多18毛片18精品视频| 国产黄色精品视频| 国产精品电影一区二区三区| voyeur盗摄精品| 亚洲欧美日韩中文字幕一区二区三区 | 欧美精选一区二区| 日本免费新一区视频| 精品卡一卡二卡三卡四在线| 国内久久婷婷综合| 日本一区二区三区国色天香| 成人免费看片app下载| 亚洲色大成网站www久久九九| 色嗨嗨av一区二区三区| 亚洲高清免费在线| 日韩午夜在线观看视频| 国产乱码精品1区2区3区| 国产精品超碰97尤物18| 欧美日韩在线三级| 精品一区免费av| ...xxx性欧美| 欧美三片在线视频观看| 蜜桃视频一区二区| 国产欧美精品国产国产专区| 99vv1com这只有精品| 午夜av电影一区| 国产日本一区二区| 91高清视频免费看| 极品销魂美女一区二区三区| 国产精品久久久久久妇女6080| 欧亚洲嫩模精品一区三区| 三级久久三级久久| 久久久青草青青国产亚洲免观| 99久久久精品免费观看国产蜜| 天天影视色香欲综合网老头| 久久久久久综合| 在线亚洲一区二区| 美女久久久精品| 日韩伦理免费电影| 日韩精品久久理论片| 中文字幕的久久| 91精品蜜臀在线一区尤物| 国产91在线观看| 日本欧美一区二区三区乱码 | 日本美女一区二区三区视频| 国产精品理论片在线观看| 欧美丰满美乳xxx高潮www| 福利一区二区在线观看| 亚洲午夜av在线| 久久九九久精品国产免费直播| 91精品办公室少妇高潮对白| 国产乱对白刺激视频不卡| 亚洲成在人线免费| 国产精品不卡在线| 精品99久久久久久| 欧美日韩一区二区三区免费看| 国产成人超碰人人澡人人澡| 日韩中文欧美在线| 亚洲一区影音先锋| 国产精品久久三区| 欧美精品一区二区精品网| 欧美性欧美巨大黑白大战|