亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? color.rpt

?? 幾個VHDL實現的源程序及其代碼
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                         d:\maxplus2\1502d\test12\color.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 08/28/2002 19:02:47

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COLOR


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

color     EPF10K10LC84-4   2      5      0    0         0  %    68       11 %

User Pins:                 2      5      0  



Project Information                         d:\maxplus2\1502d\test12\color.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

color@48                          b
color@1                           clk
color@49                          g
color@47                          hs
color@43                          md
color@50                          r
color@39                          vs


Project Information                         d:\maxplus2\1502d\test12\color.rpt

** FILE HIERARCHY **



|lpm_add_sub:75|
|lpm_add_sub:75|addcore:adder|
|lpm_add_sub:75|altshift:result_ext_latency_ffs|
|lpm_add_sub:75|altshift:carry_ext_latency_ffs|
|lpm_add_sub:75|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:308|
|lpm_add_sub:308|addcore:adder|
|lpm_add_sub:308|altshift:result_ext_latency_ffs|
|lpm_add_sub:308|altshift:carry_ext_latency_ffs|
|lpm_add_sub:308|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:441|
|lpm_add_sub:441|addcore:adder|
|lpm_add_sub:441|altshift:result_ext_latency_ffs|
|lpm_add_sub:441|altshift:carry_ext_latency_ffs|
|lpm_add_sub:441|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:631|
|lpm_add_sub:631|addcore:adder|
|lpm_add_sub:631|altshift:result_ext_latency_ffs|
|lpm_add_sub:631|altshift:carry_ext_latency_ffs|
|lpm_add_sub:631|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                d:\maxplus2\1502d\test12\color.rpt
color

***** Logic for device 'color' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S  G     G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  N     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  D     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  I  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  N  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-4                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  v  V  G  G  m  G  V  G  h  b  g  r  R  R  R  
                C  n  E  E  E  E  s  C  N  N  d  N  C  N  s           E  E  E  
                C  C  S  S  S  S     C  D  D     D  C  D              S  S  S  
                I  O  E  E  E  E     I  I  I     I  I  I              E  E  E  
                N  N  R  R  R  R     N  N  N     N  N  N              R  R  R  
                T  F  V  V  V  V     T  T  T     T  T  T              V  V  V  
                   I  E  E  E  E                                      E  E  E  
                   G  D  D  D  D                                      D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                d:\maxplus2\1502d\test12\color.rpt
color

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      8/ 8(100%)   2/ 8( 25%)   7/ 8( 87%)    1/2    0/2       4/22( 18%)   
A15      7/ 8( 87%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2       9/22( 40%)   
A16      6/ 8( 75%)   1/ 8( 12%)   4/ 8( 50%)    2/2    0/2       3/22( 13%)   
A17      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
A22      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
A23      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       7/22( 31%)   
C2       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    0/2       4/22( 18%)   
C4       2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       4/22( 18%)   
C5       8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      10/22( 45%)   
C10      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       4/22( 18%)   
C11      8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    0/2    0/2      11/22( 50%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             5/53     (  9%)
Total logic cells used:                         68/576    ( 11%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.32/4    ( 83%)
Total fan-in:                                 226/2304    (  9%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      5
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     68
Total flipflops required:                       20
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         7/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   7   6   1   0   0   0   0   4   8   0     34/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   8   0   2   8   0   0   0   0   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     34/0  

Total:   0   8   0   2   8   0   0   0   0   8   8   0   0   8   0   7   6   1   0   0   0   0   4   8   0     68/0  



Device-Specific Information:                d:\maxplus2\1502d\test12\color.rpt
color

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  43      -     -    -    --      INPUT  G             0    0    0    3  md


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                d:\maxplus2\1502d\test12\color.rpt
color

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  48      -     -    -    15     OUTPUT                0    1    0    0  b
  49      -     -    -    16     OUTPUT                0    1    0    0  g
  47      -     -    -    14     OUTPUT                0    1    0    0  hs
  50      -     -    -    17     OUTPUT                0    1    0    0  r
  39      -     -    -    11     OUTPUT                0    1    0    0  vs


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                d:\maxplus2\1502d\test12\color.rpt
color

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    A    16       AND2                0    2    0    5  |LPM_ADD_SUB:441|addcore:adder|:59
   -      6     -    A    13       AND2                0    2    0    1  |LPM_ADD_SUB:441|addcore:adder|:63
   -      3     -    C    10       AND2                0    2    0    4  |LPM_ADD_SUB:631|addcore:adder|:75
   -      4     -    C    10       AND2                0    2    0    1  |LPM_ADD_SUB:631|addcore:adder|:79
   -      8     -    C    10       AND2                0    4    0    4  |LPM_ADD_SUB:631|addcore:adder|:87
   -      7     -    C    02       AND2                0    2    0    1  |LPM_ADD_SUB:631|addcore:adder|:91
   -      8     -    C    02       AND2                0    3    0    1  |LPM_ADD_SUB:631|addcore:adder|:95
   -      3     -    A    15       DFFE   +            0    1    0    4  mmd1 (:8)
   -      2     -    A    15       DFFE   +            0    1    0    4  mmd0 (:9)
   -      2     -    A    22       DFFE   +            0    3    0    2  fs3 (:19)
   -      1     -    A    22       DFFE   +            0    3    0    7  fs2 (:20)
   -      3     -    A    22       DFFE   +            0    1    0    3  fs1 (:21)
   -      4     -    A    22       DFFE   +            0    3    0    3  fs0 (:22)
   -      2     -    A    13       DFFE                0    4    0   17  cc4 (:24)
   -      3     -    A    13       DFFE                0    4    0    9  cc3 (:25)
   -      4     -    A    13       DFFE                0    3    0    9  cc2 (:26)
   -      3     -    A    16       DFFE                0    3    0    5  cc1 (:27)
   -      6     -    A    16       DFFE                0    1    0    4  cc0 (:28)
   -      2     -    C    02       DFFE                0    4    0    5  ll8 (:30)
   -      3     -    C    02       DFFE                0    4    0    8  ll7 (:31)
   -      6     -    C    02       DFFE                0    4    0    8  ll6 (:32)
   -      5     -    C    02       DFFE                0    3    0    8  ll5 (:33)
   -      7     -    C    10       DFFE                0    4    0    8  ll4 (:34)
   -      2     -    C    10       DFFE                0    4    0    8  ll3 (:35)
   -      6     -    C    10       DFFE                0    3    0    7  ll2 (:36)
   -      5     -    C    10       DFFE                0    3    0    2  ll1 (:37)
   -      4     -    A    16       DFFE                0    1    0    3  ll0 (:38)
   -      5     -    A    15        OR2                0    4    0    1  :233
   -      1     -    A    15        OR2                0    4    0    1  :245
   -      4     -    A    15        OR2                0    4    0    1  :257
   -      1     -    A    16        OR2        !       0    4    0    4  :410
   -      1     -    C    10        OR2        !       0    4    0    8  :576
   -      7     -    A    13        OR2        !       0    2    1    3  :824
   -      1     -    C    11        OR2        !       0    3    1    4  :871
   -      5     -    A    13       AND2                0    4    0    3  :1098
   -      6     -    A    23        OR2        !       0    4    0    3  :1125
   -      5     -    A    23        OR2                0    4    0    2  :1152
   -      1     -    A    13        OR2                0    2    0    2  :1182
   -      7     -    A    23        OR2        !       0    4    0    2  :1231
   -      5     -    A    16       AND2                0    2    0    2  :1270

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美变态凌虐bdsm| 欧美性欧美巨大黑白大战| 日本中文字幕不卡| 天天亚洲美女在线视频| 香蕉久久一区二区不卡无毒影院| 亚洲综合成人在线视频| 一区二区成人在线| 久久国产免费看| 成人美女视频在线观看18| 一本色道**综合亚洲精品蜜桃冫| 在线影视一区二区三区| 欧美三级乱人伦电影| 91精品国产麻豆国产自产在线 | 欧美一区二区视频网站| 26uuu成人网一区二区三区| 久久久久久久久99精品| 国产精品色婷婷久久58| 亚洲午夜激情网页| 国产精品中文字幕欧美| 春色校园综合激情亚洲| 精品视频免费看| 国产偷v国产偷v亚洲高清| 亚洲综合一二区| 成人涩涩免费视频| 欧美丰满美乳xxx高潮www| 国产日韩亚洲欧美综合| 午夜精品成人在线| 成人avav在线| 国产日韩欧美a| 日韩精品国产精品| 91啪九色porn原创视频在线观看| 日韩精品在线看片z| 亚洲午夜精品网| 91在线porny国产在线看| 久久女同精品一区二区| 午夜精品在线视频一区| 欧美日韩一区成人| 亚洲综合999| 欧美日韩午夜精品| 一区二区免费在线播放| 99久久久久久99| 国产精品久久久久久久裸模| 韩国精品主播一区二区在线观看 | 亚洲午夜av在线| 日本高清视频一区二区| 一区二区三区国产精华| 色噜噜久久综合| 午夜精品久久久久久不卡8050| 欧美丝袜自拍制服另类| 亚洲一区二区三区国产| 欧美一区二区三区免费视频| 蜜臀va亚洲va欧美va天堂| 欧美电影免费观看完整版| 国产一区二区三区免费看| 国产精品人人做人人爽人人添| 波多野结衣中文字幕一区二区三区| 中文字幕免费观看一区| 欧美天堂一区二区三区| 精品亚洲国内自在自线福利| 国产精品免费观看视频| 欧美亚洲图片小说| 一本色道综合亚洲| 成人视屏免费看| 亚洲欧洲日产国码二区| 夜夜爽夜夜爽精品视频| 欧美日韩aaaaa| 成人激情免费视频| 午夜av一区二区| 亚洲欧洲一区二区在线播放| 91精品国产一区二区三区香蕉| 国产成人在线免费| 奇米888四色在线精品| 亚洲欧洲日产国码二区| 精品国产1区2区3区| 3d动漫精品啪啪| 91精品91久久久中77777| 国产毛片精品国产一区二区三区| 一区二区三区四区激情| 中文av字幕一区| 久久这里只有精品视频网| 欧美日韩第一区日日骚| 欧美日韩国产中文| 91国产免费观看| 在线观看91精品国产入口| 福利一区二区在线观看| 国产一区二区精品久久| 国产成人免费视频网站| 国产精品一级在线| jizz一区二区| 日本精品一区二区三区四区的功能| 成人午夜激情视频| 99精品国产视频| 91久久线看在观草草青青| 欧美三级电影网| 日韩一区二区三区观看| 久久久精品tv| 亚洲品质自拍视频网站| 亚洲国产精品久久人人爱蜜臀| 亚洲一区二区视频在线观看| 日一区二区三区| 国产一区三区三区| 高清不卡一二三区| 欧美中文字幕一区二区三区 | 欧美精品一区在线观看| 久久中文娱乐网| 一区二区三区日韩欧美精品| 午夜精品一区二区三区电影天堂| 麻豆成人91精品二区三区| 福利一区二区在线| 欧美日韩国产精品成人| 国产欧美日韩激情| 亚洲第一久久影院| 国产精品一区二区果冻传媒| 在线视频欧美区| 国产精品久久久久久久岛一牛影视 | 欧美一区二区三区四区视频| 欧美国产日韩在线观看| 五月天国产精品| 91视频.com| 1区2区3区精品视频| 国内成人免费视频| 日韩女优av电影| 日韩二区在线观看| 欧美视频完全免费看| 国产精品青草综合久久久久99| 奇米777欧美一区二区| 欧美日韩激情一区二区三区| 亚洲日本欧美天堂| 91亚洲精品久久久蜜桃网站| 久久久一区二区三区捆绑**| 久久精品999| 日韩免费福利电影在线观看| 日韩电影在线一区| 日韩欧美一区二区免费| 蜜桃久久av一区| 日韩欧美成人一区二区| 老司机免费视频一区二区| 欧美v日韩v国产v| 国产精品一线二线三线精华| 国产欧美一区二区三区鸳鸯浴| 成人性生交大片免费| 亚洲女性喷水在线观看一区| 欧美在线免费观看亚洲| 日本91福利区| 国产婷婷精品av在线| 91亚洲精品久久久蜜桃网站 | 91麻豆国产自产在线观看| 一区二区在线观看视频| 欧美一级电影网站| 不卡的电视剧免费网站有什么| 一区av在线播放| 精品日韩一区二区| 色香蕉成人二区免费| 美腿丝袜亚洲色图| 国产精品美女久久久久久久久| 日本韩国一区二区| 国产精品一二三| 亚洲午夜免费视频| 国产精品色哟哟网站| 日韩三级精品电影久久久 | 久久婷婷国产综合国色天香 | **性色生活片久久毛片| 日韩一区二区三区视频在线观看| aaa亚洲精品| 激情成人综合网| 美女在线视频一区| 亚洲高清免费观看高清完整版在线观看 | 6080yy午夜一二三区久久| 成人av电影免费观看| 国产成都精品91一区二区三| 日本在线不卡一区| 三级亚洲高清视频| 偷偷要91色婷婷| 日本成人在线一区| 日韩电影免费在线看| 奇米一区二区三区| 免费在线欧美视频| 成人av资源在线观看| 成人一区二区三区中文字幕| 激情六月婷婷综合| 国产v综合v亚洲欧| 91视频观看免费| 欧美日韩成人在线一区| 欧美一区二区三区四区久久| 91精品国产免费| 国产亚洲短视频| 一卡二卡三卡日韩欧美| 一区二区三区在线视频播放| 天堂av在线一区| 国产一区二区电影| 99久久婷婷国产精品综合| 91麻豆国产自产在线观看| 欧美一区二区久久| 久久精品男人天堂av| 亚洲精品乱码久久久久久黑人| 另类调教123区| 一本色道亚洲精品aⅴ| 日韩欧美国产wwwww| 亚洲卡通欧美制服中文| 久久av资源站|